











SLAS492B - SEPTEMBER 2005-REVISED AUGUST 2016

**ADS7886** 

## ADS7886 12-Bit, 1-MSPS, Micro-Power, Miniature **SAR Analog-to-Digital Converters**

#### **Features**

- 1-MHz Sample Rate Serial Device
- 12-Bit Resolution
- Zero Latency
- 20-MHz Serial Interface
- Supply Range: 2.35 V to 5.25 V
- Typical Power Dissipation at 1 MSPS:
  - 3.9 mW at 3-V  $V_{DD}$
  - 7.5 mW at 5-V  $V_{DD}$
- INL ±1.25 LSB Maximum, ±0.65 LSB (Typical)
- DNL ±1 LSB Maximum, +0.4 / -0.65 LSB (Typical)
- Typical AC Performance: 72.25-dB SINAD, -84-dB THD
- Unipolar Input Range: 0 V to V<sub>DD</sub>
- Power Down Current: 1 µA
- Wide Input Bandwidth: 15 MHz at 3 dB
- 6-Pin SOT-23 and SC70 Packages

#### Applications

- Base Band Converters in Radio Communication
- Motor Current and Bus Voltage Sensors in Digital
- Optical Networking (DWDM, MEMS Based Switching)
- **Optical Sensors**
- Battery-Powered Systems
- **Medical Instrumentations**
- High-Speed Data Acquisition Systems
- High-Speed Closed-Loop Systems

#### 3 Description

The ADS7886 is a 12-bit, 1-MSPS analog-to-digital converter (ADC). The device includes a capacitor based SAR A/D converter with inherent sample and hold. The serial interface in each device is controlled by the  $\overline{\text{CS}}$  and SCLK signals for glueless connections with microprocessors and DSPs. The input signal is sampled with the falling edge of  $\overline{CS}$ , and SCLK is used for conversion and serial data output.

The device operates from a wide supply range from 2.35 V to 5.25 V. The low power consumption of the device makes it suitable for battery-powered applications. The device also includes a power down feature for power saving at lower conversion speeds.

The high level of the digital input to the device is not limited to device V<sub>DD</sub>. This means the digital input can go as high as 5.25 V when device supply is 2.35 V. This feature is useful when digital signals are coming from other circuit with different supply levels. Also this relaxes restriction on power-up sequencing.

The ADS7886 is available in 6-pin SOT-23 and SC70 packages and is specified for operation from -40°C to 125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| AD07000     | SOT-23 (6) | 2.90 mm × 1.60 mm |  |  |
| ADS7886     | SC70 (6)   | 2.00 mm × 1.25 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Block Diagram**



Copyright © 2016. Texas Instruments Incorporated



### **Table of Contents**

| 1 | Features 1                           |    | 8.3 Feature Description                            |      |
|---|--------------------------------------|----|----------------------------------------------------|------|
| 2 | Applications 1                       |    | 8.4 Device Functional Modes                        |      |
| 3 | Description 1                        | 9  | Application and Implementation                     | 10   |
| 4 | Revision History2                    |    | 9.1 Application Information                        | 10   |
| 5 | Device Comparison Table              |    | 9.2 Typical Application                            | 10   |
| 6 | Pin Configuration and Functions 3    | 10 | Power Supply Recommendations                       | 18   |
| 7 | Specifications                       | 11 | Layout                                             | 18   |
| - | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines                             | 18   |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Example                                | 19   |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                   | 20   |
|   | 7.4 Thermal Information              |    | 12.1 Documentation Support                         | 20   |
|   | 7.5 Electrical Characteristics5      |    | 12.2 Receiving Notification of Documentation Updat | es 2 |
|   | 7.6 Timing Requirements              |    | 12.3 Community Resource                            | 20   |
|   | 7.7 Typical Characteristics          |    | 12.4 Trademarks                                    | 20   |
| 8 | Detailed Description                 |    | 12.5 Electrostatic Discharge Caution               | 20   |
| U | 8.1 Overview                         |    | 12.6 Glossary                                      | 20   |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable Information   |      |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision A (November 2009) to Revision B                                                                                                                                                                                                                                | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |      |
| •  | Deleted Package/Ordering Information table, see POA at the end of the datasheet                                                                                                                                                                                                     | 1    |
| •  | Changed R <sub>0,JA</sub> values from: 295.2 °C/W to: 113.4 °C/W for DBV package                                                                                                                                                                                                    | 4    |
| •  | Changed R <sub>0,JA</sub> values from: 351.3 °C/W to: 149.6 °C/W for DCK package                                                                                                                                                                                                    | 4    |
|    |                                                                                                                                                                                                                                                                                     |      |
| CI | hanges from Original (September 2005) to Revision A                                                                                                                                                                                                                                 | Page |



### 5 Device Comparison Table

**Table 1. Micro-Power Miniature SAR Converter Family** 

| BIT    | < 300 KSPS                                            | 300 KSPS – 1.25 MSPS                                    |
|--------|-------------------------------------------------------|---------------------------------------------------------|
| 12-Bit | ADS7866 (1.2 V <sub>DD</sub> to 3.6 V <sub>DD</sub> ) | ADS7886 (2.35 V <sub>DD</sub> to 5.25 V <sub>DD</sub> ) |
| 10-Bit | ADS7867 (1.2 V <sub>DD</sub> to 3.6 V <sub>DD</sub> ) | ADS7887 (2.35 V <sub>DD</sub> to 5.25 V <sub>DD</sub> ) |
| 8-Bit  | ADS7868 (1.2 V <sub>DD</sub> to 3.6 V <sub>DD</sub> ) | ADS7888 (2.35 V <sub>DD</sub> to 5.25 V <sub>DD</sub> ) |

### 6 Pin Configuration and Functions



**Pin Functions** 

| PIN NO. NAME |                          | 1/0 | DESCRIPTION                                                                                    |  |  |
|--------------|--------------------------|-----|------------------------------------------------------------------------------------------------|--|--|
|              |                          | 1/0 | DESCRIPTION                                                                                    |  |  |
| 1            | 1 V <sub>DD</sub> — Powe |     | Power supply input also acts like a reference voltage to ADC.                                  |  |  |
| 2 GND —      |                          | _   | Ground for power supply, all analog and digital signals are referred with respect to this pin. |  |  |
| 3            | VIN                      | I   | Analog signal input                                                                            |  |  |
| 4            | SCLK                     | I   | Serial clock                                                                                   |  |  |
| 5            | 5 SDO O                  |     | Serial data out                                                                                |  |  |
| 6            | CS                       | I   | Chip select signal, active low                                                                 |  |  |



#### 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                           |                              | MIN  | MAX                           | UNIT |
|-------------------------------------------|------------------------------|------|-------------------------------|------|
| +IN to AGND                               |                              | -0.3 | V <sub>DD</sub> +0.3          | V    |
| +V <sub>DD</sub> to AGND                  |                              | -0.3 | 7                             | V    |
| Digital input volt                        | age to GND                   | -0.3 | 7                             | V    |
| Digital output to                         | GND                          | -0.3 | $(V_{DD} + 0.3)$              | V    |
| Power dissipation                         | on, SOT-23 and SC70 packages |      | $(T_J Max-T_A)/R_{\theta JA}$ |      |
| Lead                                      | Vapor phase (60 s)           |      | 215                           | •    |
| temperature, soldering                    | Infrared (15 s)              |      | 220                           | °C   |
| Junction temperature (T <sub>J</sub> Max) |                              | °C   |                               |      |
| Storage tempera                           | ature, T <sub>stg</sub>      | -65  | 150                           | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±3000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                      | MIN | MAX | UNIT |
|--------------------------------------|-----|-----|------|
| T <sub>A</sub> Operating temperature | -40 | 125 | °C   |

#### 7.4 Thermal Information

|                      |                                                                                                                                                                                                                                                                                                                                                                                                    | ADS7886 |        |      |  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup> DBV (SOT-23)         DCK (SC70)         UNIT           6 PINS         6 PINS         **CN           Junction-to-case (top) thermal resistance         54.3         58.9         **CN           Junction-to-board thermal resistance         35.3         41.9         **CN           Junction-to-top characterization parameter         4.6         1.5         **CN | UNIT    |        |      |  |
|                      |                                                                                                                                                                                                                                                                                                                                                                                                    | 6 PINS  | 6 PINS |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance                                                                                                                                                                                                                                                                                                                                                             | 113.4   | 149.6  | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance                                                                                                                                                                                                                                                                                                                                                          | 54.3    | 58.9   | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance                                                                                                                                                                                                                                                                                                                                                               | 35.3    | 41.9   | °C/W |  |
| ΨЈТ                  | Junction-to-top characterization parameter                                                                                                                                                                                                                                                                                                                                                         | 4.6     | 1.5    | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter                                                                                                                                                                                                                                                                                                                                                       | 35      | 41.3   | °C/W |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance                                                                                                                                                                                                                                                                                                                                                       | n/a     | n/a    | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.5 Electrical Characteristics

 $+V_{DD}$  = 2.35 V to 5.25 V,  $T_A$  = -40°C to 125°C,  $f_{(sample)}$  = 1 MHz (unless otherwise noted)

|                  | PARAMETER                                    | TEST CONDITIONS                                                       | MIN                   | TYP        | MAX                  | UNIT               |  |
|------------------|----------------------------------------------|-----------------------------------------------------------------------|-----------------------|------------|----------------------|--------------------|--|
| ANALO            | G INPUT                                      |                                                                       |                       |            |                      |                    |  |
|                  | Full-scale input voltage span <sup>(1)</sup> |                                                                       | 0                     |            | $V_{DD}$             | V                  |  |
|                  | Absolute input voltage range                 | +IN                                                                   | -0.2                  |            | V <sub>DD</sub> +0.2 | V                  |  |
| Cı               | Input capacitance (2)                        |                                                                       |                       | 21         |                      | pF                 |  |
| I <sub>lkg</sub> | Input leakage current                        | T <sub>A</sub> = 125°C                                                |                       | 40         |                      | nA                 |  |
| SYSTEM           | M PERFORMANCE                                |                                                                       |                       |            |                      |                    |  |
|                  | Resolution                                   |                                                                       |                       | 12         |                      | Bits               |  |
|                  | No selection and a                           | ADS7886SB                                                             | 12                    |            |                      | D:1-               |  |
|                  | No missing codes                             | ADS7886S                                                              | 11                    |            |                      | Bits               |  |
| 18.11            | Later and Land Paragina                      | ADS7886SB                                                             | -1.25                 | ±0.65      | 1.25                 | LOD(3)             |  |
| INL              | Integral nonlinearity                        | ADS7886S                                                              | 2                     |            | 2                    | LSB <sup>(3)</sup> |  |
| DNII             | Differential and the addition                | ADS7886SB                                                             | -1                    | +0.4/-0.65 | 1                    | 1.00               |  |
| DNL              | Differential nonlinearity                    | ADS7886S                                                              | -2                    |            | 2                    | LSB                |  |
| _                | 011 (4)                                      | V <sub>DD</sub> = 2.35 V to 3.6 V                                     | -2.5                  | ±0.5       | 2.5                  | 1.00               |  |
| Eo               | Offset error <sup>(4)</sup>                  | V <sub>DD</sub> = 4.75 V to 5.25 V                                    | -2                    | ±0.5       | 2                    | LSB                |  |
| E <sub>G</sub>   | Gain error                                   |                                                                       | -1.75                 | ±0.5       | 1.75                 | LSB                |  |
| SAMPL            | ING DYNAMICS                                 |                                                                       |                       |            | <del>!</del>         |                    |  |
|                  | Conversion time                              | 20-MHz SCLK                                                           | 760                   | 800        |                      | ns                 |  |
|                  | Acquisition time                             |                                                                       | 325                   |            |                      | ns                 |  |
|                  | Maximum throughput rate                      | 20-MHz SCLK                                                           |                       |            | 1                    | MHz                |  |
|                  | Aperture delay                               |                                                                       |                       | 5          |                      | ns                 |  |
|                  | Step Response                                |                                                                       |                       | 160        |                      | ns                 |  |
|                  | Overvoltage recovery                         |                                                                       |                       | 160        |                      | ns                 |  |
| DYNAM            | IIC CHARACTERISTICS                          |                                                                       |                       |            |                      |                    |  |
|                  |                                              | $V_{DD} = 2.35 \text{ V to } 3.6 \text{ V, f}_{I} = 100 \text{ kHz}$  | 69                    | 71.25      |                      |                    |  |
| SNR              | Signal-to-noise ratio                        | V <sub>DD</sub> = 4.75 V to 5.25 V, f <sub>I</sub> = 100 kHz          | 70                    | 72.25      |                      | dB                 |  |
|                  |                                              | $V_{DD} = 2.35 \text{ V to } 3.6 \text{ V, f}_{I} = 100 \text{ kHz}$  | 69                    | 71.25      |                      |                    |  |
| SINAD            | Signal-to-noise and distortion               | $V_{DD} = 4.75 \text{ V to } 5.25 \text{ V}, f_{I} = 100 \text{ kHz}$ | 70                    | 72.25      |                      | dB                 |  |
| THD              | Total harmonic distortion (5)                | f <sub>I</sub> = 100 kHz                                              |                       | -84        |                      | dB                 |  |
| SFDR             | Spurious free dynamic range                  | f <sub>I</sub> = 100 kHz                                              |                       | 85.5       |                      | dB                 |  |
|                  | Full power bandwidth                         | At -3 dB                                                              |                       | 15         |                      | MHz                |  |
| DIGITAI          | L INPUT/OUTPUT                               |                                                                       |                       |            | <del>!</del>         |                    |  |
| Logic fa         | mily — CMOS                                  |                                                                       |                       |            |                      |                    |  |
|                  | -                                            | V <sub>DD</sub> = 2.35 V to 3.6 V                                     | 1.8                   |            | 5.25                 | .,                 |  |
| $V_{IH}$         | High-level input voltage                     | V <sub>DD</sub> = 3.6 V to 5.25 V                                     | 2.4                   |            | 5.25                 | V                  |  |
| .,               |                                              | V <sub>DD</sub> = 5 V                                                 |                       |            | 0.8                  | .,                 |  |
| $V_{IL}$         | Low-level input voltage                      | V <sub>DD</sub> = 3 V                                                 |                       |            | 0.4                  | V                  |  |
| V <sub>OH</sub>  | High-level output voltage                    | I <sub>(source)</sub> = 200 μA                                        | V <sub>DD</sub> - 0.2 |            |                      | V                  |  |
| V <sub>OL</sub>  | Low-level output voltage                     | I <sub>(sink)</sub> = 200 μA                                          |                       |            | 0.4                  | •                  |  |

<sup>(1)</sup> Ideal input span; does not include gain or offset error.

See Figure 27 for details on the sampling circuit. LSB means least significant bit. (2)

<sup>(3)</sup> 

Measured relative to an ideal full-scale input.

<sup>(5)</sup> Calculated on the first nine harmonics of the input frequency.



### **Electrical Characteristics (continued)**

 $+V_{DD}$  = 2.35 V to 5.25 V,  $T_A$  = -40°C to 125°C,  $f_{(sample)}$  = 1 MHz (unless otherwise noted)

|                  | PARAMETER                                   | TEST CONDITIONS                                      | MIN  | TYP | MAX  | UNIT |  |
|------------------|---------------------------------------------|------------------------------------------------------|------|-----|------|------|--|
| POWE             | R SUPPLY REQUIREMENTS                       |                                                      |      |     |      |      |  |
| +V <sub>DD</sub> | Supply voltage                              |                                                      | 2.35 | 3.3 | 5.25 | V    |  |
|                  |                                             | V <sub>DD</sub> = 2.35 V to 3.6 V, 1-MHz throughput  |      | 1.3 | 1.5  |      |  |
|                  | Supply current (normal mode)                | V <sub>DD</sub> = 4.75 V to 5.25 V, 1-MHz throughput |      | 1.5 | 2    | mA   |  |
|                  |                                             | V <sub>DD</sub> = 2.35 V to 3.6 V, static state      |      |     | 1.1  |      |  |
|                  |                                             | V <sub>DD</sub> = 4.75 V to 5.25 V, static state     |      |     | 1.5  |      |  |
|                  | Power down state supply current             | SCLK off                                             |      |     | 1    | μA   |  |
|                  |                                             | SCLK on (20 MHz)                                     |      |     | 200  |      |  |
|                  | Down dissinction at 1 MUs throughout        | V <sub>DD</sub> = 3 V                                |      | 3.9 | 4.5  | \^/  |  |
|                  | Power dissipation at 1-MHz throughput       | V <sub>DD</sub> = 5 V                                |      | 7.5 | 10   | mW   |  |
|                  | Dower dissipation in static state           | V <sub>DD</sub> = 3 V                                |      |     | 3.3  | m\// |  |
|                  | Power dissipation in static state           | V <sub>DD</sub> = 5 V                                |      |     | 7.5  | mW   |  |
|                  | Power-up time                               | _                                                    |      |     | 0.1  | μs   |  |
|                  | Invalid conversions after power up or reset |                                                      |      |     | 1    |      |  |

Submit Documentation Feedback

Copyright © 2005–2016, Texas Instruments Incorporated



#### 7.6 Timing Requirements

All specifications typical at  $T_A = -40$ °C to 125°C,  $V_{DD} = 2.35$  V to 5.25 V (see Figure 1 and Figure 2) (unless otherwise specified)<sup>(1)</sup>.

|                   | PARAMETER                                                                                                                                                                      |                                       | TEST CONDITIONS       | MIN                     | NOM | MAX                    | UNIT  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------|-------------------------|-----|------------------------|-------|
|                   | Conversion time                                                                                                                                                                | ADS7866                               | V <sub>DD</sub> = 3 V |                         |     | 16 × t <sub>SCLK</sub> |       |
| t <sub>conv</sub> | Conversion time                                                                                                                                                                | AD37800                               | V <sub>DD</sub> = 5 V |                         |     | 16 × t <sub>SCLK</sub> | ns    |
|                   | Minimum quiet time needed from bu                                                                                                                                              | us 3-state to start                   | V <sub>DD</sub> = 3 V | 40                      |     |                        |       |
| t <sub>q</sub>    | of next conversion  Delay time, $\overline{CS}$ low to first data (0) out                                                                                                      |                                       | V <sub>DD</sub> = 5 V | 40                      |     |                        | ns    |
|                   | Delevitime CS levite first data (0)                                                                                                                                            | at                                    | $V_{DD} = 3 V$        |                         | 15  | 25                     |       |
| t <sub>d1</sub>   | Delay time, $\overline{CS}$ low to first data (0) out  Setup time, $\overline{CS}$ low to SCLK low  Delay time, SCLK falling to SDO  Hold time, SCLK falling to data valid (2) | out                                   | V <sub>DD</sub> = 5 V |                         | 13  | 25                     | ns    |
|                   | Satura time OS lave to SCL K lave                                                                                                                                              |                                       | V <sub>DD</sub> = 3 V | 10                      |     |                        | ns    |
| t <sub>su1</sub>  | Setup time, CS low to SCLK low                                                                                                                                                 |                                       | V <sub>DD</sub> = 5 V | 10                      |     |                        | ns    |
|                   | Delevities a COLV felling to CDO                                                                                                                                               |                                       | V <sub>DD</sub> = 3 V |                         | 15  | 25                     |       |
| t <sub>d2</sub>   | Delay time, SCLK falling to SDO                                                                                                                                                |                                       | V <sub>DD</sub> = 5 V |                         | 13  | 25                     | ns    |
|                   |                                                                                                                                                                                |                                       | V <sub>DD</sub> < 3 V | 7                       |     |                        | ns    |
| t <sub>h1</sub>   | Hold time, SCLK failing to data valid                                                                                                                                          | id time, SCLK failing to data valid V |                       | 5.5                     |     |                        |       |
| t <sub>d3</sub>   | Delay time, 16th SCLK falling edge to SDO 3-state                                                                                                                              |                                       | V <sub>DD</sub> = 3 V |                         | 10  | 25                     | ne    |
| t <sub>d3</sub>   |                                                                                                                                                                                |                                       | V <sub>DD</sub> = 5 V |                         | 8   | 20                     | ns    |
|                   | Pulse duration, $\overline{\text{CS}}$                                                                                                                                         | V <sub>DD</sub> = 3 V                 | 25                    | 40                      |     |                        |       |
| t <sub>w1</sub>   |                                                                                                                                                                                | V <sub>DD</sub> = 5 V                 | 25                    | 40                      |     | ns                     |       |
|                   | Deleviting OD birth to ODO 0 state                                                                                                                                             |                                       | V <sub>DD</sub> = 3 V |                         | 17  | 30                     |       |
| t <sub>d4</sub>   | Delay time, CS high to SDO 3-state                                                                                                                                             |                                       | V <sub>DD</sub> = 5 V |                         | 15  | 25                     | ns    |
|                   | Dulas duration COLK binb                                                                                                                                                       |                                       | V <sub>DD</sub> = 3 V | 0.4 × t <sub>SCLK</sub> |     |                        |       |
| t <sub>wH</sub>   | Pulse duration, SCLK high                                                                                                                                                      |                                       | V <sub>DD</sub> = 5 V | 0.4 × t <sub>SCLK</sub> |     |                        | ns    |
|                   | Dulas duration COLK law                                                                                                                                                        |                                       | $V_{DD} = 3 V$        | 0.4 × t <sub>SCLK</sub> |     |                        |       |
| t <sub>wL</sub>   | Pulse duration, SCLK low                                                                                                                                                       |                                       | V <sub>DD</sub> = 5 V | 0.4 × t <sub>SCLK</sub> |     |                        | ns    |
|                   | Francisco COLK                                                                                                                                                                 |                                       | V <sub>DD</sub> = 3 V |                         |     | 20                     | MHz   |
|                   | Frequency, SCLK                                                                                                                                                                |                                       | V <sub>DD</sub> = 5 V |                         |     | 20                     | IVIHZ |
|                   | Delay time, second falling edge of o                                                                                                                                           |                                       | V <sub>DD</sub> = 3 V | -2                      |     | 5                      |       |
| t <sub>d5</sub>   | enter in power down (use min spec enter in power down) Figure 2                                                                                                                | not to accidently                     | V <sub>DD</sub> = 5 V | -2                      |     | 5                      | ns    |
| _                 | Delay time, CS and 10th falling edg                                                                                                                                            |                                       | $V_{DD} = 3 V$        | 2                       |     | <b>-</b> 5             |       |
| t <sub>d6</sub>   | enter in power down (use max specenter in power down) Figure 2                                                                                                                 | not to accidently                     | V <sub>DD</sub> = 5 V | 2                       |     | -5                     | ns    |

<sup>(1) 3-</sup>V Specifications apply from 2.35 V to 3.6 V, and 5-V specifications apply from 4.75 V to 5.25 V.

<sup>(2)</sup> With 50-pf load.



Figure 1. Interface Timing Diagram





Figure 2. Entering Power Down Mode



#### 7.7 Typical Characteristics



Copyright © 2005-2016, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2005–2016, Texas Instruments Incorporated



#### **Typical Characteristics (continued)**



Copyright © 2005–2016, Texas Instruments Incorporated



#### **Typical Characteristics (continued)**







### **Typical Characteristics (continued)**





#### 8 Detailed Description

#### 8.1 Overview

The ADS7886 is 12-bit, 1-MSPS analog-to-digital converter (ADC). The device includes a capacitor-based SAR A/D converter with inherent sample and hold circuitry. The serial interface in device is controlled by the CS and SCLK signals for easy interface with microprocessors and DSPs. The input signal is sampled with the falling edge of CS, and SCLK is used for conversion and serial data output. The device operates from a wide supply range from 2.35 V to 5.25 V. The low power consumption of the device makes it suitable for battery-powered applications. The device also includes a power-saving, power-down feature which is useful when the device is operated at lower conversion speeds. The high level of the digital input to the device is not limited to device VDD. This means the digital input can go as high as 5.25 V when device supply is 2.35 V. This feature is useful when digital signals are coming from other circuit with different supply levels. This also relaxes the restrictions on power-up sequencing.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 8.3 Feature Description

#### 8.3.1 Driving the VIN and V<sub>DD</sub> Pins

The VIN input should be driven with a low impedance source. In most cases additional buffers are not required. In cases where the source impedance exceeds 200  $\Omega$ , using a buffer would help achieve the rated performance of the converter. The THS4031 is a good choice for the driver amplifier buffer.

The reference voltage for the A/D converter is derived from the supply voltage internally. The devices offer limited low-pass filtering functionality on-chip. The supply to these converters should be driven with a low impedance source and should be decoupled to the ground. A 1-µF storage capacitor and a 10-nF decoupling capacitor should be placed close to the device. Wide, low impedance traces should be used to connect the capacitor to the pins of the device. The ADS7886 draws very little current from the supply lines. The supply line can be driven by either:

- Directly from the system supply.
- A reference output from a low drift and low drop out reference voltage generator like REF3030 or REF3130.
  The ADS7886 operates from a wide range of supply voltages. The actual choice of the reference voltage
  generator would depend upon the system. Figure 33 shows one possible application circuit.
- A low-pass filtered system supply followed by a buffer, like the zero-drift OPA735, can also be used in cases
  where the system power supply is noisy. Care must be taken to ensure that the voltage at the V<sub>DD</sub> input does
  not exceed 7 V to avoid damage to the converter. This can be done easily using single supply CMOS
  amplifiers like the OPA735. Figure 34 shows one possible application circuit.

Product Folder Links: ADS7886

Copyright © 2005-2016, Texas Instruments Incorporated



#### Feature Description (continued)



Figure 27. Typical Equivalent Sampling Circuit

#### 8.4 Device Functional Modes

#### 8.4.1 Normal Operation

The cycle begins with the falling edge of  $\overline{CS}$ . This point is indicated as **a** in Figure 1. With the falling edge of  $\overline{CS}$ , the input signal is sampled and the conversion process is initiated. The device outputs data while the conversion is in progress. The data word contains 4 leading zeros, followed by 12-bit data in MSB first format.

The falling edge of  $\overline{\text{CS}}$  clocks out the first zero, and a zero is clocked out on every falling edge of the clock until the third edge. Data is in MSB first format with the MSB being clocked out on the 4th falling edge. On the 16th falling edge of SCLK, SDO goes to the 3-state condition. The conversion ends on the 16th falling edge of SCLK. The device enters the acquisition phase on the first rising edge of SCLK after the 13th falling edge. This point is indicated by **b** in Figure 1.

 $\overline{\text{CS}}$  can be asserted (pulled high) after 16 clocks have elapsed. It is necessary not to start the next conversion by pulling  $\overline{\text{CS}}$  low until the end of the quiet time (t<sub>q</sub>) after SDO goes to 3-state. To continue normal operation, it is necessary that  $\overline{\text{CS}}$  is not pulled high until point **b**. Without this, the device does not enter the acquisition phase and no valid data is available in the next cycle. (Also refer to power down mode for more details.)  $\overline{\text{CS}}$  going high any time after the conversion start aborts the ongoing conversion and SDO goes to 3-state.

The high level of the digital input to the device is not limited to device  $V_{DD}$ . This means the digital input can go as high as 5.25 V when the device supply is 2.35 V. This feature is useful when digital signals are coming from another circuit with different supply levels. Also, this relaxes the restriction on power up sequencing. However, the digital output levels ( $V_{OH}$  and  $V_{OI}$ ) are governed by  $V_{DD}$  as listed in the *Electrical Characteristics* table.

#### 8.4.2 Power Down Mode

The device enters power down mode if  $\overline{CS}$  goes high anytime after the 2nd SCLK falling edge to before the 10th SCLK falling edge. Ongoing conversion stops and SDO goes to 3-state under this power down condition as shown in Figure 2.

A dummy cycle with  $\overline{CS}$  low for more than 10 SCLK falling edges brings the device out of power down mode. For the device to come to the fully powered up condition it takes 1  $\mu s$ .  $\overline{CS}$  can be pulled high any time after the 10th falling edge as shown in Figure 28. It is not necessary to continue until the 16th clock if the next conversion starts 1  $\mu s$  after  $\overline{CS}$  going low of the dummy cycle and the quiet time (t<sub>q</sub>) condition is met.



Figure 28. Exiting Power Down Mode



#### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The primary circuits required to maximize the performance of a high-precision, successive approximation register (SAR), analog-to-digital converter (ADC) are the input driver and the reference driver circuits. This section details some general principles for designing the input driver circuit, reference driver circuit, and provides some application circuits designed for the ADS7886.

#### 9.2 Typical Application



Figure 29. Typical Data Acquisition (DAQ) Circuit: Single-Supply DAQ

#### 9.2.1 Design Requirements

The goal of this application is to design a single-supply digital acquisition (DAQ) circuit based on the ADS7886 with SNR greater than 72.5 dB and THD less than -84 dB for input frequencies of 2 kHz to 100 kHz at a throughput of 1 MSPS.

#### 9.2.2 Detailed Design Procedure

To achieve a SINAD of 61 dB, the operational amplifier must have high bandwidth to settle the input signal within the acquisition time of the ADC. The operational amplifier must have low noise to keep the total system noise below 20% of the input-referred noise of the ADC. For the application circuit shown in Figure 29, OPA365 is selected for its high bandwidth (50 MHz) and low noise (4.5  $\text{nV}\sqrt{\text{Hz}}$ ).

The reference voltage for the ADS7887 and ADS7888 A/D converters are derived from the supply voltage internally. The supply to these converters must be driven with a low impedance source and must be decoupled to the ground. To drive supply pin of ADS7887 ultra-low noise fast transient response low dropout voltage regulator TPS73201 is selected. Alternatively one can drive supply pin with low impedance voltage reference similar to REF3030.

For a step-by-step design procedure for low power, small form factor digital acquisition (DAQ) circuit based on similar SAR ADCs, see TI Precision Design, *Three 12-Bit Data Acquisition Reference Designs Optimized for Low Power and Ultra-Small Form Factor* (TIDU390).



### **Typical Application (continued)**

### 9.2.3 Application Curves





### 10 Power Supply Recommendations

The reference voltage for the ADS7886 A/D converter is derived from the supply voltage internally. The supply to ADS7886 should be driven with a low impedance source and should be decoupled to the ground. Decouple the VDD with 1-µF ceramic decoupling capacitors, as shown in Figure 32. Always set the VDD supply to be greater than or equal to the maximum input signal to avoid saturation of codes.



Figure 32. Supply/Reference Decoupling Capacitors



Figure 33. Using the REF3030 Reference



Figure 34. Buffering With the OPA735

#### 11 Layout

#### 11.1 Layout Guidelines

Figure 35 shows a board layout example for the ADS7886. Some of the key considerations are

- 1. Use a ground plane underneath the device and partition the PCB into analog and digital sections.
- 2. Avoid crossing digital lines with the analog signal path.
- 3. The power sources to the device must be clean and well-bypassed. Use 1-µF ceramic bypass capacitors in close proximity to the supply pin (VDD).



#### **Layout Guidelines (continued)**

- 4. Avoid placing vias between the VDD and bypass capacitors.
- 5. Connect ground pin to the ground plane using short, low-impedance path.
- 6. The fly-wheel RC filters are placed close to the device.

Among ceramic surface-mount capacitors, COG (NPO) ceramic capacitors provide the best capacitance precision. The type of dielectric used in COG (NPO) ceramic capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes.

#### 11.2 Layout Example



Figure 35. ADS7886 Layout Example

Copyright © 2005–2016, Texas Instruments Incorporated

Product Folder Links: ADS7886



#### 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

- OPAx365 50-MHz, Zerø-Crossover, Low-Distortion, High CMRR, RRI/O, Single-Supply Operational Amplifier (SBOS365)
- Cap-Free NMOS 250-mA Low Dropout Regulator With Reverse Current Protection (SGLS346)
- Three 12-Bit Data Acquisition Reference Designs Optimized for Low Power and Ultra-Small Form Factor (TIDU390)

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|---|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |   |                |              | (6)                           |                     |              |                      |         |
| ADS7886SBDBVR    | ACTIVE | SOT-23       | DBV                | 6 | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | BBAQ                 | Samples |
| ADS7886SBDBVT    | ACTIVE | SOT-23       | DBV                | 6 | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | BBAQ                 | Samples |
| ADS7886SBDCKR    | ACTIVE | SC70         | DCK                | 6 | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | BNL                  | Samples |
| ADS7886SBDCKT    | ACTIVE | SC70         | DCK                | 6 | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | BNL                  | Samples |
| ADS7886SDBVR     | ACTIVE | SOT-23       | DBV                | 6 | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | BBAQ                 | Samples |
| ADS7886SDBVT     | ACTIVE | SOT-23       | DBV                | 6 | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | BBAQ                 | Samples |
| ADS7886SDCKR     | ACTIVE | SC70         | DCK                | 6 | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | BNL                  | Samples |
| ADS7886SDCKT     | ACTIVE | SC70         | DCK                | 6 | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | BNL                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



### **PACKAGE OPTION ADDENDUM**

10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Jul-2020

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS7886SBDBVR | SOT-23          | DBV                | 6 | 3000 | 177.8                    | 9.7                      | 3.2        | 3.1        | 1.39       | 4.0        | 8.0       | Q3               |
| ADS7886SBDBVT | SOT-23          | DBV                | 6 | 250  | 177.8                    | 9.7                      | 3.2        | 3.1        | 1.39       | 4.0        | 8.0       | Q3               |
| ADS7886SBDCKR | SC70            | DCK                | 6 | 3000 | 177.8                    | 9.7                      | 2.3        | 2.52       | 1.2        | 4.0        | 8.0       | Q3               |
| ADS7886SBDCKT | SC70            | DCK                | 6 | 250  | 177.8                    | 9.7                      | 2.3        | 2.52       | 1.2        | 4.0        | 8.0       | Q3               |
| ADS7886SDBVR  | SOT-23          | DBV                | 6 | 3000 | 177.8                    | 9.7                      | 3.2        | 3.1        | 1.39       | 4.0        | 8.0       | Q3               |
| ADS7886SDBVT  | SOT-23          | DBV                | 6 | 250  | 177.8                    | 9.7                      | 3.2        | 3.1        | 1.39       | 4.0        | 8.0       | Q3               |
| ADS7886SDCKR  | SC70            | DCK                | 6 | 3000 | 177.8                    | 9.7                      | 2.3        | 2.52       | 1.2        | 4.0        | 8.0       | Q3               |
| ADS7886SDCKT  | SC70            | DCK                | 6 | 250  | 177.8                    | 9.7                      | 2.3        | 2.52       | 1.2        | 4.0        | 8.0       | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 1-Jul-2020



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS7886SBDBVR | SOT-23       | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| ADS7886SBDBVT | SOT-23       | DBV             | 6    | 250  | 184.0       | 184.0      | 50.0        |
| ADS7886SBDCKR | SC70         | DCK             | 6    | 3000 | 184.0       | 184.0      | 50.0        |
| ADS7886SBDCKT | SC70         | DCK             | 6    | 250  | 184.0       | 184.0      | 50.0        |
| ADS7886SDBVR  | SOT-23       | DBV             | 6    | 3000 | 184.0       | 184.0      | 50.0        |
| ADS7886SDBVT  | SOT-23       | DBV             | 6    | 250  | 184.0       | 184.0      | 50.0        |
| ADS7886SDCKR  | SC70         | DCK             | 6    | 3000 | 184.0       | 184.0      | 50.0        |
| ADS7886SDCKT  | SC70         | DCK             | 6    | 250  | 184.0       | 184.0      | 50.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DCK (R-PDSO-G6)

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AB.



# DCK (R-PDSO-G6)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated