### TEXAS INSTRUMENTS Data sheet acquired from Harris Semiconductor SCHS109B – Revised June 2003

# CD4059A Types

# CMOS Programmable Divide-by-"N" Counter

Standard "A"-Series Types (3-to-15-Volt Rating)

■CD4059 standard "A"-Series types are divide-by-N down-counters that can be programmed to divide an input frequency by any number "N" from 3 to 15,999. The output signal is a pulse one clock-cycle wide occurring at a rate equal to the input frequency divided by N. This single output has TTL drive capability. The down-counter is preset by means of 16 jam inputs.

The three Mode-Select Inputs Ka, Kb, and Kc determine the modulus ("divide-by" number) of the first and last counting sections in accordance with the truth table shown in Table I. Every time the first (fastest) counting section goes through one cycle, it reduces by 1 the number that has been preset (jammed) into the three decades of the intermediate counting section and into the last counting section, which consists of flip-flops that are not needed for operating the first counting section. For example, in the ÷ 2 mode, only one flip-flop is needed in the first counting section. Therefore the last counting section has three flip-flops that can be preset to a maximum count of seven with a place value of thousands. If ÷ 10 is desired for the first section. Ka is set to 1, Kb to 1, and Kc to 0. Jam Inputs J1, J2, J3, and J4 are used to preset the first counting section and there is no last counting section. The intermediate counting section consists of three cascaded BCD decade (÷ 10) counters presettable by means of Jam Inputs J5 through J16.

The Mode-Select Inputs permit frequencysynthesizer channel separations of 10, 12.5, 20, 25, or 50 parts. These inputs set the maximum value of N at 9999 (when the first counting section divides by 5 or 10) or 15,999 (when the first counting section divides by 8, 4, or 2).

The three decades of the intermediate counting section can be preset to a binary 15 instead of a binary 9, while their place values are still 1, 10, and 100, multiplied by the number of the  $\div$  N mode. For example, in the  $\div$  8 mode, the number from which counting-down begins can be preset to:

| 3rd decade:           | 1500 |
|-----------------------|------|
| 2nd decade:           | 150  |
| 1st decade:           | 15   |
| Last counting section | 1000 |

The total of these numbers (2665) times 8 equals 21,320. The first counting section can be preset to 7. Therefore, 21,327 is the maximum possible count in the  $\div$  8 mode.

The highest count of the various modes is shown in the column entitled Extended

Counter Range of Table 1. Control inputs Kb and Kc can be used to initiate and lock the counter in the "master preset" state. In this condition the flip-flops in the counter are preset in accordance with the jam inputs and the counter remains in that state as long as Kb and Kc both remain low. The counter begins to count down from the preset state when a counting mode other than the master preset mode is selected.

The counter should always be put in the master preset mode before the  $\div 5$  mode is selected.

Whenever the master preset mode is used, control signals Kb=0 and Kc=0 must be applied for at least 3 full clock pulses.

After the Master Preset Mode inputs have been changed to one of the  $\div$  modes, the next positive-going clock transition changes an internal flip-flop so that the countdown can begin at the second positive-going clock transition. Thus, after an MP (Master Preset) mode, there is always one extra count before the output goes high. Fig.1 illustrates a total count of 3 ( $\div$  8 mode). If the Master Preset mode is started two clock cycles or less before an output pulse, the output pulse will appear at the time due. If the Master Preset Mode is not used the counter jumps back to the "JAM" count when the output pulse appears.

| •••• JUUUUUU                  | uuuu        |
|-------------------------------|-------------|
| Kc(Ka=Kb=O)<br>INTERNAL STATE | 3 3 2 - 3 5 |
|                               |             |

Fig.1 - Total count of 3.

A "1" on the Latch Enable input will cause the counter output to remain high once an output pulse occurs, and to remain in the high state until the latch input returns to "0". If the Latch Enable is "0", the output pulse will remain high for only 1 cycle of the clock-input signal.

As illustrated in the sample applications, this device is particularly advantageous in communication digital frequency synthesis (VHF, UHF, FM, AM, etc.) where programmable divide-by-"N" counters are an integral part of the synthesizer phase-locked-loop subsystem. The CD4059A can also be used to perform the synthesizer "Fixed Divide-by-R" counting function. It is also useful in generalpurpose counters for instrumentation functions such as totalizers, production counters, and "time out" timers.



**Operational and Performance Features:** 

- Synchronous Programmable ÷ N Counter: N = 3 to 9999 or 15,999
- Presettable down-counter
- Fully static operation
- Mode-select control of initial decade counting function (÷ 10,8,5,4,2)
- T<sup>2</sup>L drive capability
- Master preset initialization
- Latchable ÷ N output
   Quiescent current specified to 15 volte
- Quiescent current specified to 15 volts
   Max. input leakage current of 1 μA at 15 volts, full package-temperature range
- 1 volt noise margin, full packagetemperature range
- 5-V and 10-V parametric ratings

#### Applications

- Communications digital frequency synthesizers: VHF, UHF, FM, AM,etc.
- Fixed or programmable frequency division
- "Time out" timer for consumer-application industrial controls
- Companion Application Note,ICAN-6374, "Application of the CMOS CD4059A Programmable Divide-by-N Counter in FM and Citizens Band Transceiver Digital Tuners"

The CD4059A-series types are supplied in 24-lead dual-in-line plastic packages (E suffix), and 24-lead small-outline packages (M and M96 suffixes). 4

## CD4059A Types

| MAXIMUM RATINGS, Absolute-Maximum Values:                   |                          |
|-------------------------------------------------------------|--------------------------|
| DC SUPPLY-VOLTAGE RANGE, (VDD)                              |                          |
| Voltages referenced to V <sub>SS</sub> Terminal)            | 0.5V to +15V             |
| INPUT VOLTAGE RANGE, ALL INPUTS                             | 0.5V to VDD +0.5V        |
| POWER DISSIPATION PER PACKAGE (PD):                         |                          |
| For T <sub>A</sub> = -55°C to +100°C                        | 500mW                    |
| For T <sub>A</sub> = +100°C to +125°C                       | Derate Linearly to 100mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                    |                          |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) | 100mW                    |
| OPERATING-TEMPERATURE RANGE (TA)                            |                          |
| STORAGE TEMPERATURE RANGE (Tstg)                            |                          |
| LEAD TEMPERATURE (DURING SOLDERING):                        |                          |
|                                                             | and the second second    |
|                                                             |                          |

5

#### STATIC ELECTRICAL CHARACTERISTICS

10 B

| Characteristic                              | Vo         | onditic<br>VIN | vns<br>VDD | 4. t . | -<br>-           | L     |       |                  |                   |                |       |
|---------------------------------------------|------------|----------------|------------|--------|------------------|-------|-------|------------------|-------------------|----------------|-------|
| Characteristic                              | (V)        | (V)            |            |        |                  | 0     |       | +25°             |                   |                | Units |
|                                             |            |                |            | 55°    | -40 <sup>0</sup> | +85°  | +1250 | Min:             |                   | Max.           |       |
| Quiescent Device                            |            |                | 5          | 10     | 10               | 700   | 300   |                  | 0.02              | 10             |       |
| Current,                                    |            | 4 H            | 10         | 20     | 20               | 200   | 400   |                  | 0.02              | 20             | μA    |
| IL Max.                                     |            | ad .           | .:15       |        | -                | -     |       | -                | - 1               | 500            |       |
| Output Voltage:                             | ·          | 200            |            | . ×.   |                  |       | 1.    | ' 1 .            |                   | :              |       |
| Low Level,                                  | j          | 0,5            | ं 5        |        |                  | .05   |       | 1 <u>-</u>       | 0                 | 0,05           | 17    |
| VOL Max.                                    | . 1 jr     | 0,10           | 10         | L      | 0                | .05   |       | -                | 0                 | 0.05           | v     |
| High Level,                                 | (1975)<br> | 0,5            | 5          |        |                  | .95   |       | 4.95             | 5                 |                |       |
| VOH Min.                                    | 4.<br>-    | 0,10           | 10         |        | 9                | .95   |       | 9,95             | 10                | -              |       |
| Noise Immunity:<br>Inputs Low,              |            |                | - 5        |        | 1                | 1.5   | 1.5   | 2.25             | _                 |                |       |
| VNL Min.                                    | :          | . •            | 10         |        |                  | 4.5   | _     | v                |                   |                |       |
| Inputs High,                                | •          |                | 5          |        | 1                | .5    | 1     | 2.25             | -                 | ] <sup>v</sup> |       |
| VNH Min.                                    |            |                | 10         |        |                  | 3     | 3     | 4.5              | -                 |                |       |
| Noise Margin: ,<br>Inputs Low,              | 4.5        | - 1-           | 5          |        |                  |       | -1 -1 | · · ·            |                   |                |       |
| VNML Min.                                   | 9          |                | . 10       | ,      |                  |       | 1     |                  |                   |                | v     |
| Inputs High,                                | 0.5        | :              | - 5        |        |                  |       | 1     |                  |                   |                | v     |
| VNMH Min.                                   | 1:         |                | 10         |        |                  |       | 1 .   | a                | 1.11              |                |       |
| Output Drive<br>Current:<br>N-Channel       |            |                | · · ·      |        |                  |       |       | · .              |                   |                |       |
| (Sink)                                      | 0.4        |                | 5          | 2.5    | 2.3              | 1.6   | 1.4   | 2                | 4                 |                |       |
| IDN Min.                                    | 0.5        |                | 10         | 5      | 4.7              | 3.3   | 2.8   | 4                | 9                 | <del>.</del>   |       |
| P-Channel                                   | 2.5        |                | 5          | -2     | -1.8             | -1.3  | -1.15 | -1.6             | -3.2              | -              | mA    |
| (Source)                                    | 4.6        | _              | 5          | -0.5   | -0.45            | -0.36 |       | -0.4             | -0.8              | -              |       |
| IDP Min.                                    | 9.5        |                | 10         | -1.1   | 1                | -0.75 | -0.65 | -0.9             | -1.8              | · -            |       |
| Input Leakage<br>Current:*<br>IIL, IIH Max. |            |                | 15         |        |                  | ±1    |       | • 1 <sup>-</sup> | ±10 <sup>-5</sup> | ±1             | μA    |

\* Any Input

OPERATING CONDITIONS AT  $T_A = 25^{\circ}C$ (Unless otherwise specified)

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges.

| Characteristic                                        | VDD     | Min.       | Max.     | Units |
|-------------------------------------------------------|---------|------------|----------|-------|
| Supply Voltage<br>Range<br>(over full temp.<br>range) | -       | 3          | 12       | V     |
| Clock Pulse<br>Width                                  | 5<br>10 | 200<br>100 |          | ns    |
| Clock Input<br>Frequency                              | 5<br>10 |            | 1.5<br>3 | MHz   |
| Clock Input Rise<br>and Fall Time                     | 5<br>10 |            | 15<br>5  | μs    |



Fig.2 – Minimum output n-channel drain characteristics.

1999



drain characteristics.



#### DYNAMIC ELECTRICAL CHARACTERISTICS AT TA = 25°C, CL = 50 pF, Input tr, tf = 20 ns, **RL = 200** kΩ

| CHARACTERISTI                               | CONDI-<br>TIONS<br>VDD | ALI  | UNITS |      |          |     |  |
|---------------------------------------------|------------------------|------|-------|------|----------|-----|--|
| 1                                           |                        | (V)  | Min.  | Тур. | Max.     |     |  |
| Propagation Delay Time; tpH                 |                        | .5   |       | 180  | 360      |     |  |
| Propagation Delay Time, appl                |                        | 10   |       | 90   | 180      | ns  |  |
| Transition Time:                            | · .                    | 5    | · _ · | 35   | 70       |     |  |
|                                             | tthr                   | 10   | -     | 20   | 40       | 1   |  |
|                                             |                        | 5    |       | 100  | 200      | ns  |  |
|                                             | <sup>t</sup> TLH       | 10   | -     | 50   | 100      |     |  |
| Maximum Clock Input Freque                  | any far                | 5    | 1.5   | 3    | <u> </u> | MHz |  |
| Waximum Clock Input Freque                  | ency, ICL              | 10 . | 10 3  |      | 6 -      |     |  |
| Average Input Capacitance, C<br>(any input) | l                      |      | _     | 5    | _        | pF  |  |





4

Fig.8 - Typical high-to-low propagation delay time vs. load capacitance.





Fig.13 - Typical power dissipation vs. clock input frequency.

|    |     |       |       |          |     | PF  | ROGE            | RAM JA   | MIN | PUTS   | <u> </u> |          |     |             |
|----|-----|-------|-------|----------|-----|-----|-----------------|----------|-----|--------|----------|----------|-----|-------------|
| _  | 6   | 6 1 7 |       |          |     | _   |                 | 4        | -   | 5      |          |          |     |             |
| J1 | J2  | JЗ    | J4    | J5       | J6  | J7  | J8 <sup>`</sup> | J9       | J10 | J11    | J12      | J13 J14  | J15 | J16         |
| 0  | 1   | 1     | 1     | 1        | 1   | 1   | 0               | • 0      | 0   | 1.     | 0        | 10       | 1   | 0           |
|    | Тс  | o ver | ify:  |          |     |     |                 |          |     |        |          |          |     |             |
|    |     | N     | = 8 ( | 1000 X   | 1 + | 100 | X 5 +           | + 10 X 4 | + 1 | X 7) + | ⊦6       |          |     |             |
|    |     | N     | = 123 | 382      |     |     |                 | ·        |     |        |          |          |     |             |
|    |     |       |       |          |     |     |                 |          |     |        |          | MODE SEL | ECT | <u>= 10</u> |
| C) | N = | = 84  | 79, N | 1ode = 1 | 0   |     |                 |          | *.  |        |          |          |     |             |
|    |     |       |       | -        |     |     |                 |          |     |        |          |          |     |             |

| 0847 + 9 | Ka Kb Kc |
|----------|----------|
| 10 8479  | 1 1 0    |
|          |          |

|    |    |     |         |        |     | PF  | RÖGR     | AM JA  | M IN  | PUTS | ;   |     |     |       |                |
|----|----|-----|---------|--------|-----|-----|----------|--------|-------|------|-----|-----|-----|-------|----------------|
| 9  |    |     |         |        |     | 7   | <u>,</u> |        | 4     | 1    |     | - 8 |     |       |                |
| J1 | J2 | J3  | J4      | J5     | J6  | J7  | า8       | ່ ງອ   | J10   | J11  | J12 | J13 | J14 | J15   | J16            |
| 1  | 0  | 0   | 1       | 1      | 1   | 1   | 0        | 0      | 0     | 1    | 0   | 0   | 0   | 0     | <sup>`</sup> 1 |
|    | Τc | Ver | ify:    |        |     |     |          |        |       |      |     |     |     |       |                |
|    |    | N : | = 10 (1 | 1000 X | (0+ | 100 | 8 X (    | + 10 X | 4 + 1 | X 7) | + 9 |     |     | ÷., , |                |
|    |    | N : | - 8479  | )      |     |     |          |        |       |      |     |     |     |       |                |
|    |    |     |         |        |     |     |          |        |       |      |     |     |     |       |                |

DIGITAL PHASE LOCKED LOOP (PLL) FOR FM BAND SYNTHESIZER



1) Calculating Min & Max "N" Values :

Output Freq. Range  $(\tau_0) = 98.8$  to 118.6 MHz Channel Spacing Freq. (f<sub>c</sub>) = 200 kHz Division Factor (k) = 40

Reference Freq. (fr) = 
$$\frac{f_c}{k} = \frac{200}{40}$$
 kHz = 5 kHz

$$f_{k} = \frac{f_{0}}{40}$$
 :  $f_{k}Max_{.} = \frac{118.6 \text{ MHz}}{40} = 2.965 \text{ MHz}; f_{k}Min = \frac{98.8 \text{ MHz}}{40} = 2.47 \text{ MHz}$   
 $\therefore N = \frac{f_{0}}{f_{c}}$ 

$$N_{Max} = \frac{118.6 \text{ MHz}}{200 \text{ kHz}} = 593$$
  $N_{Min} = \frac{98.8 \text{ MHz}}{200 \text{ kHz}} = 494$   $R = \frac{2.56 \text{ MHz}}{5 \text{ kHz}} = 512$ 

#### "CASCADING" VIA OTHER COUNTERS

Fig. 14 shows a BCD-switch compatible arrangement suitable for  $\div$  8 and  $\div$  5 modes. which can be adapted, with slight changes, to the other divide-by-modes. In order to be able to preset to any number from three to about 256,000, while preserving the BCDswitch compatible character of the jam inputs, a rather complex cascading scheme is required. Such a cascading scheme is necessary because the CD4059A can never be preset to a count less than 3 and logic is needed to detect the condition that one of the numbers to be preset in the CD4059A is rather small. In order to simplify the detection logic, only that condition is detected where the jam inputs to terminals 6, 7, and 9 would be low during one count. If such a condition

be low during one count. If such a condition is detected, and if at least 1 is expected to be jammed into the MSB counter, the detection logic removes one from the number to be jammed into the MSB counter (with a place value of 2000 times the divide-by-mode) and jams the same 2000 into the CD4059A by forcing terminals 6, 7, and 9 high.

The clock of the CD4013A may be driven directly from the output of the CD4059A, as shown by dashed aption (1), or by the inverted output of the CD4059A, option (2). If option (2) is used the CD4029A cannot count cycles shorter than 3. If option (1) is used propagation delay problems may occur at high counting speeds.

The general circuit in Fig.14 can be simplified considerably if the range of the cascaded counters does not have to start at a very low value. Fig.15 shows an arrangement in the  $\div$  4 mode, where the counting range extends in a BCD-switch compatible manner from 88,003 to 103,999. The arrangement shown in Fig.15 is easy to follow; once during each cycle, the less significant digits are jammed in (14,712 in this case) and then 11,000 (4 x 2750) is jammed in eight times in succession, by forcing jam inputs high or low, as required.

Numbers larger than the extended counter range can also be produced by cascading the CD4059A with some other counting device. Fig.16 shows such an arrangement where only one fixed divide-by number is desired which is close to three times the extended counter range as shown in the last column of Table I. The dual flip-flop wired to produce  $a \div 3$  count, can be replaced by other counters such as the CD4029, CD4510, CD4516, CD4017, or the CD4022. In Fig.16 the ÷ N subsystem is preset once to a number smaller than the desired divide-by number. This smaller number represents the less significant digits of the divide-by number. The subsystem is then preset one or more times to a round number (e.g. 1000, 2000) and multiplied by the number of the divide-by mode (÷ 2 in the example of Fig.16). It is important that the second counting device has an output that is high or low, as the case may be, during only one of its counting states.

### CD4059A Types













Fig.14 - BCD switch-compatible : N system of the most general kind.



Fig. 15 - Dividing by any number from 88,003 to 103,999.



Fig. 16 - Division by 47,690 in ÷2 mode.







test circuit,





Fig.20 - Input leakage current test circuit.

Copyright © 2003, Texas Instruments Incorporated

4



For changing from any mode other than mode 5 (with power on), apply positive pulse to C<sub>in</sub>. This circuit automatically selects master preset mode (K<sub>b</sub> = 0, K<sub>c</sub> = 0) before going into the select conditions for mode 5 (K<sub>a</sub> = 1, K<sub>b</sub> = 0, K = 1). The selection of C<sub>1</sub> and C<sub>2</sub> is critical. C<sub>1</sub> is determined by the VDD voltage--the lower VDD's need larger C<sub>1</sub>'s. C<sub>2</sub> must be 0.1  $\mu$ F or larger.

#### Fig.21 - CD4059A mode 5 power on master preset circuit.



Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$  inch).

Dimensions and pad layout for CD4059AH.

#### unun en terrerien. N**ERe**nt un en Nitue

and the second second



15-Oct-2015

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| CD4059AD3        | ACTIVE | CDIP SB      | JD      | 24   | 1       | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | CD4059AD/3     | Samples |
| CD4059AM         | ACTIVE | SOIC         | DW      | 24   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4059AM       | Samples |
| CD4059AMG4       | ACTIVE | SOIC         | DW      | 24   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4059AM       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

15-Oct-2015

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4059A, CD4059A-MIL :

Catalog: CD4059A

• Military: CD4059A-MIL

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# JD (R-CDIP-T\*\*)

# CERAMIC SIDE-BRAZE DUAL-IN-LINE PACKAGE

20 PINS SHOWN



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package is hermetically sealed with a metal lid.
  - D. The terminals are gold plated.
  - E. Falls within MIL STD 1835 CDIP2 T8, T14, T16, T18, T20 and T24 respectively.



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated