

SNVS735B-OCTOBER 2011-REVISED APRIL 2013

# LMR62014 SIMPLE SWITCHER<sup>®</sup> 20Vout, 1.4A Step-Up Voltage Regulator in SOT-23

Check for Samples: LMR62014

### FEATURES

- Input Voltage Range of 2.7V to 14V
- Output Voltage up to 20V
- Switch Current up to 1.4A
- 1.6 MHz Switching Frequency
- Low Shutdown Iq, <1 μA
- Cycle-by-Cycle Current Limiting
- Internally Compensated
- 5-Pin SOT-23 Packaging (2.92 x 2.84 x 1.08mm)
- Fully Enabled for WEBENCH<sup>®</sup> Power Designer

### **PERFORMANCE BENEFITS**

- Extremely Easy to Use
- Tiny Overall Solution Reduces System Cost

### **APPLICATIONS**

- Boost Conversions from 3.3V, 5V, and 12V Rails
- Space Constrained Applications
- Embedded Systems
- LCD Displays
- LED Applications

### System Performance



### DESCRIPTION

The LMR62014 switching regulator is a current-mode boost converter operating at fixed frequency of 1.6 MHz.

The use of SOT-23 package, made possible by the minimal power loss of the internal 1.4A switch, and use of small inductors and capacitors result in the industry's highest power density. The LMR62014 is capable of greater than 90% duty cycle, making it ideal for boosting to voltages up to 20V.

These parts have a logic-level shutdown pin that can be used to reduce quiescent current and extend battery life.

Protection is provided through cycle-by-cycle current limiting and thermal shutdown. Internal compensation simplifies design and reduces component count.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SIMPLE SWITCHER, WEBENCH are registered trademarks of Texas Instruments. All other trademarks are the property of their respective owners.



SNVS735B - OCTOBER 2011 - REVISED APRIL 2013

www.ti.com



**Connection Diagram** 





#### **PIN DESCRIPTIONS**

| Pin | Name            | Function                                                           |
|-----|-----------------|--------------------------------------------------------------------|
| 1   | SW              | Drain of the internal FET switch.                                  |
| 2   | GND             | Analog and power ground.                                           |
| 3   | FB              | Feedback point that connects to external resistive divider.        |
| 4   | SHDN            | Shutdown control input. Connect to Vin if the feature is not used. |
| 5   | V <sub>IN</sub> | Analog and power input.                                            |

SNVS735B-OCTOBER 2011-REVISED APRIL 2013



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### Absolute Maximum Ratings<sup>(1)(2)</sup>

| Storage Temperature Range                  | −65°C to +150°C     |
|--------------------------------------------|---------------------|
| Operating Junction Temperature Range       | −40°C to +125°C     |
| Lead Temp. (Soldering, 5 sec.)             | 300°C               |
| Power Dissipation <sup>(3)</sup>           | Internally Limited  |
| FB Pin Voltage                             | -0.4V to +6V        |
| SW Pin Voltage                             | -0.4V to +22V       |
| Input Supply Voltage                       | -0.4V to +14.5V     |
| SHDN Pin Voltage                           | -0.4V to VIN + 0.3V |
| θ <sub>J-A</sub> (SOT-23)                  | 265°C/W             |
| ESD Rating Human Body Model <sup>(4)</sup> | 2 kV                |
| For soldering specifications see SNOA549   |                     |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Electrical specifications do not apply when operating the device outside of the limits set forth under the operating ratings which specify the intended range of operating conditions.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) The maximum power dissipation which can be safely dissipated for any application is a function of the maximum junction temperature,  $T_J(MAX) = 125^{\circ}C$ , the junction-to-ambient thermal resistance for the SOT-23 package,  $\theta_{J-A} = 265^{\circ}C/W$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any ambient temperature for designs using this device can be calculated using the  $P_{MAX} = \frac{T_J(MAX) - T_A}{\theta_L} = \frac{125 - T_A}{255}$  If power dissipation evened the maximum energiand above, the internal thermal protocol

formula:  $\theta_{J-A} = \frac{1}{265}$  If power dissipation exceeds the maximum specified above, the internal thermal protection circuitry will protect the device by reducing the output voltage as required to maintain a safe junction temperature.

(4) The human body model is a 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor into each pin.

TEXAS INSTRUMENTS

SNVS735B-OCTOBER 2011-REVISED APRIL 2013

www.ti.com

#### **Electrical Characteristics**

Limits in standard typeface are for  $T_J = 25^{\circ}$ C, and limits in **boldface type** apply over the full operating temperature range (-40°C ≤  $T_J ≤ +125^{\circ}$ C). Unless otherwise specified:  $V_{IN} = 5$ V,  $V_{SHDN} = 5$ V,  $I_L = 0$ A.

| Symbol                           | Parameter                          | Conditions                  |                        | Min <sup>(1)</sup> | Typical <sup>(2)</sup> | Max <sup>(1)</sup> | Units |
|----------------------------------|------------------------------------|-----------------------------|------------------------|--------------------|------------------------|--------------------|-------|
| V <sub>IN</sub>                  | Input Voltage                      |                             |                        | 2.7                |                        | 14                 | V     |
| V <sub>OUT (MIN)</sub>           | Minimum Output Voltage             | $R_{L} = 43\Omega^{(3)}$    | $V_{IN} = 2.7V$        | 5.4                | 7                      |                    | V     |
|                                  | Under Load                         |                             | V <sub>IN</sub> = 3.3V | 8                  | 10                     |                    |       |
|                                  |                                    |                             | $V_{IN} = 5V$          | 13                 | 17                     |                    |       |
|                                  |                                    | $R_{L} = 15\Omega^{(3)}$    | $V_{IN} = 2.7V$        | 3.75               | 5                      |                    |       |
|                                  |                                    |                             | V <sub>IN</sub> = 3.3V | 5                  | 6.5                    |                    |       |
|                                  |                                    |                             | $V_{IN} = 5V$          | 8.75               | 11                     |                    |       |
| I <sub>SW</sub>                  | Switch Current Limit               | See <sup>(4)</sup>          |                        | 1.8<br><b>1.4</b>  | 2                      |                    | A     |
| R <sub>DS</sub> (ON)             | Switch ON Resistance               | I <sub>SW</sub> = 100 mA, \ | /in = 5V               |                    | 260                    | 400<br><b>500</b>  | mΩ    |
|                                  |                                    | I <sub>SW</sub> = 100 mA, \ | /in = 3.3V             |                    | 300                    | 450<br><b>550</b>  |       |
| SHDN <sub>TH</sub>               | Shutdown Threshold                 | Device ON                   |                        | 1.5                |                        |                    | V     |
|                                  |                                    | Device OFF                  |                        |                    |                        | 0.50               |       |
| I <sub>SHDN</sub>                | Shutdown Pin Bias Current          | $V_{SHDN} = 0$              |                        |                    | 0                      |                    |       |
|                                  |                                    | $V_{SHDN} = 5V$             |                        |                    | 0                      | 2                  | μA    |
| V <sub>FB</sub>                  | Feedback Pin Reference<br>Voltage  | V <sub>IN</sub> = 3V        |                        | 1.205              | 1.230                  | 1.255              | V     |
| I <sub>FB</sub>                  | Feedback Pin Bias Current          | V <sub>FB</sub> = 1.23V     |                        |                    | 60                     | 500                | nA    |
| l <sub>Q</sub>                   | Quiescent Current                  | V <sub>SHDN</sub> = 5V, Sw  | itching                |                    | 2                      | 3.0                | mA    |
|                                  |                                    | V <sub>SHDN</sub> = 5V, No  | t Switching            |                    | 400                    | 500                |       |
|                                  |                                    | $V_{SHDN} = 0$              |                        |                    | 0.024                  | 1                  | μA    |
| <u>ΔV</u> FB<br>ΔV <sub>IN</sub> | FB Voltage Line Regulation         | $2.7V \le V_{IN} \le 14V$   |                        |                    | 0.02                   |                    | %/V   |
| F <sub>SW</sub>                  | Switching Frequency <sup>(5)</sup> |                             |                        | 1                  | 1.6                    | 1.85               | MHz   |
| D <sub>MAX</sub>                 | Maximum Duty Cycle <sup>(5)</sup>  |                             |                        | 86                 | 93                     |                    | %     |
| IL                               | Switch Leakage                     | Not Switching V             | <sub>SW</sub> = 5V     |                    |                        | 1                  | μA    |

(1) Limits are ensured by testing, statistical correlation, or design.

(2) Typical values are derived from the mean value of a large quantity of samples tested during characterization and represent the most likely expected value of the parameter at room temperature.

(3)  $L = 10 \mu H$ ,  $C_{OUT} = 4.7 \mu F$ , duty cycle = maximum

(4) Switch current limit is dependent on duty cycle (see Typical Performance Characteristics).

(5) Specified limits are the same for Vin = 3.3V input.





#### SNVS735B-OCTOBER 2011-REVISED APRIL 2013



Unless otherwise specified:  $V_{IN} = 5V$ , SHDN pin tied to  $V_{IN}$ .



### LMR62014

SNVS735B-OCTOBER 2011-REVISED APRIL 2013

**Typical Performance Characteristics (continued)** Unless otherwise specified:  $V_{IN}$  = 5V, SHDN pin tied to  $V_{IN}$ . R<sub>DS</sub>(ON) vs Temperature **Current Limit vs Temperature** 0.5 2.6 0.45 2.5 0.4 Vin = 3.3V CURRENT LIMIT (A) 0.35 2.4  $R_{DS(ON)}$  ( $\Omega$ ) 0.3 .Vin = 5V 0.25 2.3 0.2 2.2 0.15 0.1 2.1 0.05 0 2 -40 -25 25 50 75 100 125 -40 -25 25 50 75 100 125 0 0 TEMPERATURE (°C) TEMPERATURE (°C) Figure 8. Figure 9.  $\begin{array}{l} \mbox{Efficiency vs Load Current} \\ \mbox{V}_{\rm IN} = 2.7V, \ \mbox{V}_{\rm OUT} = 5V \end{array}$ R<sub>DS</sub>(ON) vs V<sub>IN</sub> 350 100 90 300 80 250 70 EFFICIENCY (%) R<sub>DS\_ON</sub> (mΩ) 60 200 50 150 40 30 100 20 50 10 0 0 0 50 100 150 200 250 300 7.5 8.5 9.5 2.5 3.5 4.5 5.5 6.5 LOAD (mA)  $V_{IN}(V)$ Figure 11. Figure 10.  $\begin{array}{l} \mbox{Efficiency vs Load Current} \\ \mbox{V_{IN}} = 3.3 \mbox{V}, \mbox{V_{OUT}} = 5 \mbox{V} \end{array}$  $\begin{array}{l} \mbox{Efficiency vs Load Current} \\ \mbox{V_{IN}} = 4.2 \mbox{V}, \mbox{V_{OUT}} = 5 \mbox{V} \end{array}$ 100 100 90 90 80 80 EFFICIENCY (%) 70 **EFFICIENCY (%)** 70 60 60 50 50 40 40 30 30 20 20 10 10 0 0 70 0 0 100 200 300 400 500 600 0 200 400 600 800 1000 1200 1400 LOAD (mA) LOAD (mA) Figure 12. Figure 13.

6

www.ti.com



#### SNVS735B-OCTOBER 2011-REVISED APRIL 2013



SNVS735B-OCTOBER 2011-REVISED APRIL 2013

www.ti.com

Texas Instruments

### Block Diagram





SNVS735B-OCTOBER 2011-REVISED APRIL 2013

### THEORY OF OPERATION

The LMR62014 is a switching converter IC that operates at a fixed frequency (1.6 MHz) for fast transient response over a wide input voltage range and incorporates pulse-by-pulse current limiting protection. Because this is current mode control, a 33 m $\Omega$  sense resistor in series with the switch FET is used to provide a voltage (which is proportional to the FET current) to both the input of the pulse width modulation (PWM) comparator and the current limit amplifier.

At the beginning of each cycle, the S-R latch turns on the FET. As the current through the FET increases, a voltage (proportional to this current) is summed with the ramp coming from the ramp generator and then fed into the input of the PWM comparator. When this voltage exceeds the voltage on the other input (coming from the Gm amplifier), the latch resets and turns the FET off. Since the signal coming from the Gm amplifier is derived from the feedback (which samples the voltage at the output), the action of the PWM comparator constantly sets the correct peak current through the FET to keep the output voltage in regulation.

Q1 and Q2 along with R3 - R6 form a bandgap voltage reference used by the IC to hold the output in regulation. The currents flowing through Q1 and Q2 will be equal, and the feedback loop will adjust the regulated output to maintain this. Because of this, the regulated output is always maintained at a voltage level equal to the voltage at the FB node "multiplied up" by the ratio of the output resistive divider.

The current limit comparator feeds directly into the flip-flop that drives the switch FET. If the FET current reaches the limit threshold, the FET is turned off and the cycle terminated until the next clock pulse. The current limit input terminates the pulse regardless of the status of the output of the PWM comparator.

#### Application Hints

#### SELECTING THE EXTERNAL CAPACITORS

The best capacitors for use with the LMR62014 are multi-layer ceramic capacitors. They have the lowest ESR (equivalent series resistance) and highest resonance frequency which makes them optimum for use with high frequency switching converters.

When selecting a ceramic capacitor, only X5R and X7R dielectric types should be used. Other types such as Z5U and Y5F have such severe loss of capacitance due to effects of temperature variation and applied voltage, they may provide as little as 20% of rated capacitance in many typical applications. Always consult capacitor manufacturer's data curves before selecting a capacitor.

#### SELECTING THE OUTPUT CAPACITOR

A single ceramic capacitor of value 4.7  $\mu$ F to 10  $\mu$ F will provide sufficient output capacitance for most applications. If larger amounts of capacitance are desired for improved line support and transient response, tantalum capacitors can be used. Aluminum electrolytics with ultra low ESR such as Sanyo Oscon can be used, but are usually prohibitively expensive. Typical AI electrolytic capacitors are not suitable for switching frequencies above 500 kHz due to significant ringing and temperature rise due to self-heating from ripple current. An output capacitor with excessive ESR can also reduce phase margin and cause instability.

In general, if electrolytics are used, it is recommended that they be paralleled with ceramic capacitors to reduce ringing, switching losses, and output voltage ripple.

#### SELECTING THE INPUT CAPACITOR

An input capacitor is required to serve as an energy reservoir for the current which must flow into the coil each time the switch turns ON. This capacitor must have extremely low ESR, so ceramic is the best choice. We recommend a nominal value of 2.2  $\mu$ F, but larger values can be used. Since this capacitor reduces the amount of voltage ripple seen at the input pin, it also reduces the amount of EMI passed back along that line to other circuitry.

SNVS735B-OCTOBER 2011-REVISED APRIL 2013



### FEED-FORWARD COMPENSATION

Although internally compensated, the feed-forward capacitor Cf is required for stability (see Basic Application Circuit). Adding this capacitor puts a zero in the loop response of the converter. The recommended frequency for the zero fz should be approximately 6 kHz. Cf can be calculated using the formula:

 $Cf = 1 / (2 X \pi X R1 X fz)$ 

(1)

#### SELECTING DIODES

The external diode used in the typical application should be a Schottky diode. The diode must be rated to handle the maximum output voltage and load current. A 20V diode such as the MBR0520 is recommended.

The MBR05XX series of diodes are designed to handle a maximum average current of 0.5A. For applications exceeding 0.5A average, a Toshiba CRS08 can be used.

#### LAYOUT HINTS

High frequency switching regulators require very careful layout of components in order to get stable operation and low noise. All components must be as close as possible to the LMR62014 device. It is recommended that a 4-layer PCB be used so that internal ground planes are available.

As an example, a recommended layout of components is shown:



Figure 18. Recommended PCB Component Layout

Some additional guidelines to be observed:

- 1. Keep the path between L1, D1, and C2 extremely short. Parasitic trace inductance in series with D1 and C2 will increase noise and ringing.
- 2. The feedback components R1, R2 and CF must be kept close to the FB pin of U1 to prevent noise injection on the FB pin trace.
- 3. If internal ground planes are available (recommended) use vias to connect directly to ground at pin 2 of U1, as well as the negative sides of capacitors C1 and C2.



SNVS735B-OCTOBER 2011-REVISED APRIL 2013

#### www.ti.com

#### SETTING THE OUTPUT VOLTAGE

The output voltage is set using the external resistors R1 and R2 (see Basic Application Circuit). A value of approximately 13.3 k $\Omega$  is recommended for R2 to establish a divider current of approximately 92  $\mu$ A. R1 is calculated using the formula:

R1 = R2 X (V<sub>OUT</sub>/1.23 - 1)  
10 
$$\mu$$
H  
VIN U1  
VIN U1  
K3  
47k VIN U1  
LMR62014 FB  
R1  
C1 2.2  $\mu$ F  
R2  
Cf  
4.7  $\mu$ F

Figure 19. Basic Application Circuit

#### **DUTY CYCLE**

The maximum duty cycle of the switching regulator determines the maximum boost ratio of output-to-input voltage that the converter can attain in continuous mode of operation. The duty cycle for a given boost application is defined as:

Duty Cycle = 
$$\frac{V_{OUT} + V_{DIODE} - V_{IN}}{V_{OUT} + V_{DIODE} - V_{SW}}$$

This applies for continuous mode operation.

#### INDUCTANCE VALUE

The first question we are usually asked is: "How small can I make the inductor?" (because they are the largest sized component and usually the most costly). The answer is not simple and involves trade-offs in performance. Larger inductors mean less inductor ripple current, which typically means less output voltage ripple (for a given size of output capacitor). Larger inductors also mean more load power can be delivered because the energy stored during each switching cycle is:

$$E = L/2 X (Ip)^2$$

where

• "lp" is the peak inductor current.

An important point to observe is that the LMR62014 will limit its switch current based on peak current. This means that since lp(max) is fixed, increasing L will increase the maximum amount of power available to the load. Conversely, using too little inductance may limit the amount of load current which can be drawn from the output.

Best performance is usually obtained when the converter is operated in "continuous" mode at the load current range of interest, typically giving better load regulation and less output ripple. Continuous operation is defined as not allowing the inductor current to drop to zero during the cycle. It should be noted that all boost converters shift over to discontinuous operation as the output load is reduced far enough, but a larger inductor stays "continuous" over a wider load current range.

#### (2)

(3)

Copyright © 2011–2013, Texas Instruments Incorporated

We can then calculate the di/dt rate of the inductor which is found to be 0.45 A/us during the ON time. Using these facts, we can then show what the inductor current will look like during operation:

C 0.390 µs 0.235 μs Figure 20. 10 µH Inductor Current, 5V-12V Boost (LMR62014X)

During the 0.390 µs ON time, the inductor current ramps up 0.176A and ramps down an equal amount during the OFF time. This is defined as the inductor "ripple current". It can also be seen that if the load current drops to about 33 mA, the inductor current will begin touching the zero axis which means it will be in discontinuous mode. A similar analysis can be performed on any boost converter, to make sure the ripple current is reasonable and continuous operation will be maintained at the typical load current values.



which means the ON time of the switch is 0.390 µs. It should be noted that when the switch is ON, the voltage

across the inductor is approximately 4.5V.

Using the equation:

V = L (di/dt)

analyzed. We will assume:

 $V_{IN} = 5V, V_{OUT} = 12V, V_{DIODE} = 0.5V, V_{SW} = 0.5V$ Since the frequency is 1.6 MHz (nominal), the period is approximately 0.625 µs. The duty cycle will be 62.5%,

SNVS735B-OCTOBER 2011-REVISED APRIL 2013 To better understand these trade-offs, a typical application circuit (5V to 12V boost with a 10 µH inductor) will be

LMR62014

www.ti.com



(6)



(8)

(9)

#### www.ti.com

#### MAXIMUM SWITCH CURRENT

The maximum FET switch current available before the current limiter cuts in is dependent on duty cycle of the application. This is illustrated in the graphs below which show typical values of switch current as a function of effective (actual) duty cycle:



Figure 21. Switch Current Limit vs Duty Cycle

#### CALCULATING LOAD CURRENT

As shown in Figure 20 which depicts inductor current, the load current is related to the average inductor current by the relation:

 $I_{LOAD} = I_{IND}(AVG) \times (1 - DC)$ 

where

| • | "DC" is the duty cycle of the application. | (7) |
|---|--------------------------------------------|-----|
|---|--------------------------------------------|-----|

The switch current can be found by:

 $I_{SW} = I_{IND}(AVG) + \frac{1}{2} (I_{RIPPLE})$ 

Inductor ripple current is dependent on inductance, duty cycle, input voltage and frequency:

$$I_{RIPPLE} = DC \times (V_{IN}-V_{SW}) / (f \times L)$$

combining all terms, we can develop an expression which allows the maximum available load current to be calculated:

$$I_{LOAD}(max) = (1 - DC) x (I_{SW}(max) - \frac{DC (V_{IN} - V_{SW}))}{2fL}$$
(10)

The equation shown to calculate maximum load current takes into account the losses in the inductor or turn-OFF switching losses of the FET and diode. For actual load current in typical applications, we took bench data for various input and output voltages that displayed the maximum load current available for a typical device in graph form:





Figure 22. Max. Load Current (typ) vs V<sub>IN</sub>

#### DESIGN PARAMETERS V<sub>SW</sub> AND I<sub>SW</sub>

The value of the FET "ON" voltage (referred to as  $V_{SW}$  in the equations) is dependent on load current. A good approximation can be obtained by multiplying the "ON Resistance" of the FET times the average inductor current.

FET on resistance increases at  $V_{IN}$  values below 5V, since the internal N-FET has less gate voltage in this input voltage range (see Typical Performance Characteristics curves). Above  $V_{IN} = 5V$ , the FET gate voltage is internally clamped to 5V.

The maximum peak switch current the device can deliver is dependent on duty cycle. For higher duty cycles, see Typical Performance Characteristics curves.

#### THERMAL CONSIDERATIONS

At higher duty cycles, the increased ON time of the FET means the maximum output current will be determined by power dissipation within the LMR62014 FET switch. The switch power dissipation from ON-state conduction is calculated by:

$$P_{(SW)} = DC \times I_{IND}(AVE)^2 \times R_{DS}(ON)$$

(11)

There will be some switching losses as well, so some derating needs to be applied when calculating IC power dissipation.

#### INDUCTOR SUPPLIERS

Recommended suppliers of inductors for this product include, but are not limited to Sumida, Coilcraft, Panasonic, TDK and Murata. When selecting an inductor, make certain that the continuous current rating is high enough to avoid saturation at peak currents. A suitable core type must be used to minimize core (switching) losses, and wire power losses must be considered when selecting the current rating.

#### SHUTDOWN PIN OPERATION

The device is turned off by pulling the shutdown pin low. If this function is not going to be used, the pin should be tied directly to  $V_{IN}$ . If the SHDN function will be needed, a pull-up resistor must be used to  $V_{IN}$  (approximately 50k-100k $\Omega$  recommended). The SHDN pin must not be left unterminated.



SNVS735B-OCTOBER 2011-REVISED APRIL 2013









SNVS735B-OCTOBER 2011-REVISED APRIL 2013

### Changes from Revision A (April 2013) to Revision B

| • | Changed layout of National Data Sheet to | TI format | 15 |
|---|------------------------------------------|-----------|----|
|---|------------------------------------------|-----------|----|

**REVISION HISTORY** 



Page

www.ti.com



11-Apr-2013

### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| LMR62014XMF/NOPB  | ACTIVE | SOT-23       | DBV     | 5    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SH1B              | Samples |
| LMR62014XMFE/NOPB | ACTIVE | SOT-23       | DBV     | 5    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SH1B              | Samples |
| LMR62014XMFX/NOPB | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SH1B              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMR62014XMF/NOPB            | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR62014XMFE/NOPB           | SOT-23          | DBV                | 5 | 250  | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR62014XMFX/NOPB           | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

20-Dec-2016



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMR62014XMF/NOPB  | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMR62014XMFE/NOPB | SOT-23       | DBV             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| LMR62014XMFX/NOPB | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |

## DBV 5

# **GENERIC PACKAGE VIEW**

# SOT-23 - 1.45 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated