



RELIABILITY REPORT FOR MAX9694ETJ+

PLASTIC ENCAPSULATED DEVICES

June 8, 2009

## MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                       |
|-----------------------------------|
| Ken Wendel                        |
| Quality Assurance                 |
| Director, Reliability Engineering |



#### Conclusion

The MAX9694ETJ+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description V. .....Quality Assurance Information
- II. ......Manufacturing Information
- III. .....Packaging Information
- .....Attachments

- VI. .....Reliability Evaluation

IV. .....Die Information

#### I. Device Description

A. General

The MAX9694 provides four static voltage references and 14 programmable voltage references for gamma correction in TFT LCDs. The MAX9694 also features a 7-bit digital variable resistor (DVR) for VCOM calibration in TFT LCDs. Gamma and DVR values are programmed into the registers through an I2C interface. The 14 programmable reference voltages are divided evenly into seven upper and seven lower voltages for the upper and lower gamma curves of LCD column drivers. Each channel has a static 8-bit digital-to-analog converter (DAC) and an isolation buffer to ensure stable reference voltages. This architecture reduces the effects of power-supply noise and kickback current from the source driver chips. Each buffer provides a high peak current to reduce the recovery time of the output voltages when critical levels and patterns are displayed. The MAX9694 has two features to protect the column drivers during startup. First, the gamma outputs remain in a high-impedance state until the registers are loaded. Second, the four reference buffers ramp up proportionally with the analog supply, which ensures that OUT\_REFL\_H is always at a lower voltage than OUT\_REFU\_L.



### II. Manufacturing Information

| A. Description/Function:         | 14 Programmable Gamma Reference Buffers with Four Static References for<br>TFT LCDs |
|----------------------------------|-------------------------------------------------------------------------------------|
| B. Process:                      | S4                                                                                  |
| C. Number of Device Transistors: |                                                                                     |
| D. Fabrication Location:         | Texas                                                                               |
|                                  |                                                                                     |

E. Assembly Location:ASAT China, UTL ThailandF. Date of Initial Production:July 26, 2008

## III. Packaging Information

| A. Package Type:                                                            | 32-pin TQFN 5x5          |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive Epoxy         |
| E. Bondwire:                                                                | Au (1.0 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #                        |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 47°C/W                   |
| K. Single Layer Theta Jc:                                                   | 1.7°C/W                  |
| L. Multi Layer Theta Ja:                                                    | 29°C/W                   |
| M. Multi Layer Theta Jc:                                                    | 1.7°C/W                  |
|                                                                             |                          |

## IV. Die Information

| A. Dimensions:             | 97 X 105 mils                                                                      |
|----------------------------|------------------------------------------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide |
| C. Interconnect:           | Aluminum/0.5% Cu                                                                   |
| D. Backside Metallization: | None                                                                               |
| E. Minimum Metal Width:    | Metal1 = 0.5 / Metal2 = 0.6 / Metal3 = 0.6 microns (as drawn)                      |
| F. Minimum Metal Spacing:  | Metal1 = 0.45 / Metal2 = 0.5 / Metal3 = 0.6 microns (as drawn)                     |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                                                   |
| I. Die Separation Method:  | Wafer Saw                                                                          |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Ken Wendel (Director, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)       |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% For all Visual Defects. |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                    |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are pending. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4340 \times 45 \times 2}}_{\text{(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)} \\ \lambda = 23.6 \times 10^{-9} \\ \lambda = 23.6 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly 1000 hour life test monitors on its processes. This data is published in the Product Reliability Report found at http://www.maxim-ic.com/. Current monitor data for the S4 Process results in a FIT Rate of 4.6 @ 25C and 79.2 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

#### C. E.S.D. and Latch-Up Testing

The DV17-1 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500 V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250 mA, 1.5x VCCMax Overvoltage per JESD78.



# Table 1 Reliability Evaluation Test Results

## MAX9694ETJ+

| TEST ITEM        | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|------------------|-----------------|---------------------------|-------------|-----------------------|--|
| Static Life Test | (Note 1)        |                           |             |                       |  |
|                  | Ta = 135°C      | DC Parameters             | 45          | 0                     |  |
|                  | Biased          | & functionality           |             |                       |  |
|                  | Time = 192 hrs. |                           |             |                       |  |
| Moisture Testing | (Note 2)        |                           |             |                       |  |
| 85/85            | Ta = 85°C       | DC Parameters             | 77          | 0                     |  |
|                  | RH = 85%        | & functionality           |             |                       |  |
|                  | Biased          |                           |             |                       |  |
|                  | Time = 1000hrs. |                           |             |                       |  |
| Mechanical Stres | ss (Note 2)     |                           |             |                       |  |
| Temperature      | -65°C/150°C     | DC Parameters             | 77          | 0                     |  |
| Cycle            | 1000 Cycles     | & functionality           |             |                       |  |
| -                | Method 1010     |                           |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data