

CY62177EV30 MoBL<sup>®</sup> 32-Mbit (2M × 16/4M × 8) Static RAM

### Features

- Thin small outline package (TSOP) I configurable as 2M × 16 or as 4M × 8 static RAM (SRAM)
- Very high speed □ 55 ns
- Wide voltage range □ 2.2 V to 3.7 V
- Ultra low standby power
   Typical standby current: 3 μA
   Maximum standby current: 25 μA
- Ultra low active power
   Typical active current: 4.5 mA at f = 1 MHz
- Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  Features
- Automatic power down when deselected
- Complementary Metal Oxide Semiconductor (CMOS) for optimum speed and power
- Available in Pb-free 48-pin TSOP I package and 48-ball FBGA package

### **Functional Description**

The CY62177EV30 is a high performance CMOS static RAM organized as 2M words by 16 bits and 4M words by 8 bits. This device features advanced circuit design to provide ultra low active current. It is ideal for providing More Battery Life<sup>TM</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption by 99 percent when addresses are not toggling. The device can also be put into standby mode when deselected ( $\overline{CE}_1$  HIGH or  $CE_2$  LOW or both BHE and BLE are HIGH). The input and output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high impedance state when: deselected ( $\overline{CE}_1$ HIGH or  $CE_2$  LOW), outputs are disabled ( $\overline{BHE}$ , <u>BLE</u> HIGH), or during a write operation ( $\overline{CE}_1$ LOW,  $CE_2$  HIGH and WE LOW).

To write to the device, tak<u>e</u> Chip Enables ( $\overline{CE}_1$  LOW and  $CE_2$  <u>HIGH</u>) and Write Enable ( $\overline{WE}$ ) input LOW. If Byte Low Enable ( $\overline{BLE}$ ) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>20</sub>). If Byte High Enable ( $\overline{BHE}$ ) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written to the location specified on the address pins (A<sub>0</sub> through A<sub>20</sub>). To read from the device, take Chip Enables ( $\overline{CE}_1$  LOW and  $CE_2$  HIGH) and Output Enable ( $\overline{OE}$ ) LOW while forcing the Write Enable ( $\overline{WE}$ ) HIGH. If Byte Low Enable ( $\overline{BLE}$ ) is LOW, then data from the memory location specified by the address pins appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable ( $\overline{BHE}$ ) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See the Truth Table on page 11 for a complete description of read and write modes.

Pin #13 of the 48 TSOP I package is an DNU pin that must be left floating at all times to ensure proper application.

For a complete list of related resources, click here.



**Cypress Semiconductor Corporation** Document Number: 001-09880 Rev. \*O 
 198 Champion Court
 •
 San Jose, CA 95134-1709
 •
 408-943-2600

 Revised February 16, 2018

### Logic Block Diagram



# CY62177EV30 MoBL<sup>®</sup>

# Contents

| Pin Configurations             | 3 |
|--------------------------------|---|
| Product Portfolio              | 3 |
| Maximum Ratings                | 4 |
| Operating Range                | 4 |
| Electrical Characteristics     |   |
| Capacitance                    | 5 |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    |   |
| Data Retention Characteristics | - |
| Data Retention Waveform        |   |
| Switching Characteristics      |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering Information                    | 12 |
|-----------------------------------------|----|
| Ordering Code Definitions               | 12 |
| Package Diagram                         | 13 |
| Acronyms                                | 15 |
| Document Conventions                    | 15 |
| Units of Measure                        | 15 |
| Document History Page                   | 16 |
| Sales, Solutions, and Legal Information | 19 |
| Worldwide Sales and Design Support      | 19 |
| Products                                | 19 |
| PSoC® Solutions                         | 19 |
| Cypress Developer Community             | 19 |
| Technical Support                       |    |



### **Pin Configurations**

Figure 1. 48-pin TSOP I pinout (Front View) <sup>[1, 2]</sup>



### **Product Portfolio**

|                           |     |                           |                                |      |                    | Power Di          | ssipation                                              |     |                    |     |
|---------------------------|-----|---------------------------|--------------------------------|------|--------------------|-------------------|--------------------------------------------------------|-----|--------------------|-----|
| V <sub>CC</sub> Range (V) |     | Speed                     | Operating I <sub>CC</sub> (mA) |      |                    | Standby Ises (uA) |                                                        |     |                    |     |
| FIGUEL                    |     |                           |                                | (ns) | f = 1              | MHz               | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |     | 'SB2 (µ~)          |     |
|                           | Min | <b>Typ</b> <sup>[3]</sup> | Мах                            |      | Тур <sup>[3]</sup> | Мах               | <b>Typ</b> <sup>[3]</sup>                              | Мах | Тур <sup>[3]</sup> | Max |
| CY62177EV30LL             | 2.2 | 3.0                       | 3.7                            | 55   | 4.5                | 5.5               | 35                                                     | 45  | 3                  | 25  |

#### Notes

1. DNU Pin# 13 needs to be left floating to ensure proper application.

2. The  $\overline{\text{BYTE}}$  pin in the 48-pin TSOP I package has to be tied to V<sub>CC</sub> to use the device as a 2M × 16 SRAM.

The 48-pin TSOP I package can also be used as a 4M × 8 SRAM by tying the  $\overline{\text{BYTE}}$  signal to  $V_{SS}$ . In the 4M × 8 configuration, Pin 45 is A21, while  $\overline{\text{BHE}}$ ,  $\overline{\text{BLE}}$ , and  $I/O_8$  to  $I/O_{14}$  pins are not used.

3. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.



# CY62177EV30 MoBL<sup>®</sup>

### Maximum Ratings

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested.

| Storage temperature65 °C to +15                                                        | 0°C  |
|----------------------------------------------------------------------------------------|------|
| Ambient temperature<br>with power applied–55 °C to +12                                 | 5 °C |
| Supply voltage to ground potential $^{[4,\ 5]}$ 0.3 V to V_{CC(max)} + 0               | .3 V |
| DC voltage applied to outputs in High Z state $^{[4,\ 5]}$ –0.3 V to $V_{CC(max)}$ + C | .3 V |

| DC input voltage <sup>[4, 5]</sup> –0.3 V to               | V <sub>CC(max)</sub> + 0.3 V |
|------------------------------------------------------------|------------------------------|
| Output current into outputs (LOW)                          | 20 mA                        |
| Static discharge voltage<br>(per MIL-STD-883, method 3015) | > 2001 V                     |
| Latch up current                                           | > 200 mA                     |

### **Operating Range**

| Device        | Range      | Ambient<br>Temperature | <b>V<sub>CC</sub></b> <sup>[6]</sup> |  |
|---------------|------------|------------------------|--------------------------------------|--|
| CY62177EV30LL | Industrial | –40 °C to +85 °C       | 2.2 V to 3.7 V                       |  |

# **Electrical Characteristics**

### Over the Operating Range

| Parameter                           | Description                                      | Test Co                                                                                       | nditiono                                                                         |      | 55 ns |                       | Unit |  |
|-------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------|-------|-----------------------|------|--|
| Parameter                           | Description                                      | Test Co                                                                                       | Test Conditions                                                                  |      |       | Max                   | Unit |  |
| V <sub>OH</sub>                     | Output HIGH voltage                              | I <sub>OH</sub> = -0.1 mA                                                                     | V <sub>CC</sub> = 2.20 V                                                         | 2.0  | -     | -                     | V    |  |
|                                     |                                                  | I <sub>OH</sub> = –1.0 mA                                                                     | V <sub>CC</sub> = 2.70 V                                                         | 2.4  | -     | -                     | V    |  |
| V <sub>OL</sub>                     | Output LOW voltage                               | I <sub>OL</sub> = 0.1 mA                                                                      | V <sub>CC</sub> = 2.20 V                                                         | -    | -     | 0.4                   | V    |  |
|                                     |                                                  | I <sub>OL</sub> = 2.1 mA                                                                      | V <sub>CC</sub> = 2.70 V                                                         | -    | -     | 0.4                   | V    |  |
| V <sub>IH</sub>                     | Input HIGH voltage                               | V <sub>CC</sub> = 2.2 V to 2.7                                                                | 7 V                                                                              | 1.8  | -     | V <sub>CC</sub> + 0.3 | V    |  |
|                                     |                                                  | V <sub>CC</sub> = 2.7 V to 3.7                                                                | V                                                                                | 2.2  | -     | V <sub>CC</sub> + 0.3 | V    |  |
| V <sub>IL</sub>                     | Input LOW voltage                                | V <sub>CC</sub> = 2.2 V to 2.7 V                                                              |                                                                                  | -0.3 | -     | 0.6                   | V    |  |
|                                     |                                                  | V <sub>CC</sub> = 2.7 V to 3.7 V                                                              |                                                                                  | -0.3 | -     | 0.7 <sup>[8]</sup>    | V    |  |
| I <sub>IX</sub>                     | Input leakage current                            | $GND \leq V_I \leq V_{CC}$                                                                    |                                                                                  | -1   | -     | +1                    | μA   |  |
| I <sub>OZ</sub>                     | Output leakage current                           | $GND \leq V_O \leq V_{CC}$                                                                    | $GND \leq V_O \leq V_{CC}$ , Output Disabled                                     |      | -     | +1                    | μA   |  |
| I <sub>CC</sub>                     | V <sub>CC</sub> operating supply current         | $f = f_{Max} = 1/t_{RC}$<br>f = 1 MHz                                                         | $V_{CC} = V_{CC(max)}$                                                           | -    | 35    | 45                    | mA   |  |
|                                     |                                                  | f = 1 MHz                                                                                     | I <sub>OUT</sub> = 0 mA<br>CMOS levels                                           | -    | 4.5   | 5.5                   | mA   |  |
| I <sub>SB2</sub> <sup>[9, 10]</sup> | Automatic CE power down<br>current – CMOS inputs | $\frac{\overline{CE}_1 \ge V_{CC} - 0.2 V}{(\overline{BHE} \text{ and } \overline{BLE}) \ge}$ | <sup>′</sup> or CE <sub>2</sub> <u>&lt;</u> 0.2 V or<br>V <sub>CC</sub> − 0.2 V, | _    | 3     | 25                    | μA   |  |
|                                     |                                                  | $V_{IN} \ge V_{CC} - 0.2 V_{CC}$<br>$V_{CC} = 3.7 V$                                          | or $V_{IN} \le 0.2 V$ , f = 0,                                                   |      |       |                       |      |  |

#### Notes

- 4. V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns.
  5. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns.
  6. Full Device AC operation assumes a 100 µs ramp time from 0 to V<sub>CC</sub> (min) and 200 µs wait time after V<sub>CC</sub> stabilization.
  7. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.
  8. Under DC conditions the device meets a V<sub>IL</sub> of 0.8 V. However, in dynamic conditions Input LOW Voltage applied to the device must not be higher than 0.7 V.

9. The  $\overline{\text{BYTE}}$  pin in the 48-pin TSOP I package has to be tied to V<sub>CC</sub> to use the device as a 2M × 16 SRAM.

The 48-pin TSOP I package can also be used as a 4M × 8 SRAM by tying the BYTE signal to V<sub>SS</sub>. In the 4M × 8 configuration, Pin 45 is A21, while BHE, BLE, and I/O<sub>8</sub> to I/O<sub>14</sub> pins are not used.

10. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>), BYTE, and Byte Enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB2</sub>/I<sub>CCDR</sub> spec. Other inputs can be left floating.



# Capacitance

| Parameter <sup>[11]</sup> | Description        | Test Conditions                                                | Max | Unit |
|---------------------------|--------------------|----------------------------------------------------------------|-----|------|
| C <sub>IN</sub>           | Input capacitance  | $T_A = 25 \text{ °C}, f = 1 \text{ MHz}, V_{CC} = V_{CC(typ)}$ | 15  | pF   |
| C <sub>OUT</sub>          | Output capacitance |                                                                | 15  | pF   |

### **Thermal Resistance**

| Parameter <sup>[11]</sup> | Description                              | Test Conditions                                                            | FBGA  | TSOP I | Unit |
|---------------------------|------------------------------------------|----------------------------------------------------------------------------|-------|--------|------|
| $\Theta_{JA}$             |                                          | Still air, soldered on a 3 × 4.5 inch,<br>four-layer printed circuit board | 38.10 | 55.91  | °C/W |
| Θ <sub>JC</sub>           | Thermal resistance<br>(junction to case) |                                                                            | 7.54  | 9.39   | °C/W |

### **AC Test Loads and Waveforms**



|        |          | • <b>•</b> • • • • • • • • • • • • • • • • • |     |
|--------|----------|----------------------------------------------|-----|
| DUTPUT | <u> </u> |                                              | • ∨ |

| Parameter       | 2.5 V | 3.3 V | Unit |
|-----------------|-------|-------|------|
| R1              | 16667 | 1103  | Ω    |
| R2              | 15385 | 1554  | Ω    |
| R <sub>TH</sub> | 8000  | 645   | Ω    |
| V <sub>TH</sub> | 1.20  | 1.75  | V    |

#### Note

11. Tested initially and after any design or process changes that may affect these parameters.



# **Data Retention Characteristics**

### Over the Operating Range

| Parameter                         | Description                          | Conditions                                                                                                                               | Min | <b>Тур</b> <sup>[12]</sup> | Max | Unit |
|-----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------|-----|------|
| V <sub>DR</sub>                   | V <sub>CC</sub> for data retention   |                                                                                                                                          | 1.5 | -                          | -   | V    |
| I <sub>CCDR</sub> <sup>[13]</sup> | Data retention current               | V <sub>CC</sub> = 1.5 V,                                                                                                                 | _   | -                          | 17  | μA   |
|                                   |                                      | $\overline{CE}_1 \ge V_{CC} - 0.2 \text{ V or } CE_2 \le 0.2 \text{ V, or}$                                                              |     |                            |     |      |
|                                   |                                      | ( <del>BHE</del> and <del>BLE</del> ) ≥ V <sub>CC</sub> – 0.2 V,<br>V <sub>IN</sub> ≥ V <sub>CC</sub> – 0.2 V or V <sub>IN</sub> ≤ 0.2 V |     |                            |     |      |
| t <sub>CDR</sub> <sup>[14]</sup>  | Chip deselect to data retention time |                                                                                                                                          | 0   | -                          | _   | ns   |
| t <sub>R</sub> <sup>[15]</sup>    | Operation recovery time              |                                                                                                                                          | 55  | _                          | Ι   | ns   |

### **Data Retention Waveform**



- 12. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.
- Chip enables (CE<sub>1</sub> and CE<sub>2</sub>), BYTE, Address Pin A<sub>20</sub> and Byte Enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB2</sub>/I<sub>CCDR</sub> spec. Other inputs can be left floating.
   Tested initially and after any design or process changes that may affect these parameters.
   Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 µs or stable at V<sub>CC(min)</sub> ≥ 100 µs.
- 16. BHE BLE is the AND of both BHE and BLE. Chip is deselected by either disabling the chip enable signals or by disabling both BHE and BLE.



# Switching Characteristics

Over the Operating Range

| Parameter [17, 18]  | Description                                                                | 55  | 55 ns |        |  |
|---------------------|----------------------------------------------------------------------------|-----|-------|--------|--|
|                     | Description                                                                | Min | Мах   | – Unit |  |
| Read Cycle          |                                                                            |     | •     |        |  |
| t <sub>RC</sub>     | Read cycle time                                                            | 55  | -     | ns     |  |
| t <sub>AA</sub>     | Address to data valid                                                      | -   | 55    | ns     |  |
| t <sub>OHA</sub>    | Data hold from address change                                              | 6   | -     | ns     |  |
| t <sub>ACE</sub>    | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid                 | -   | 55    | ns     |  |
| t <sub>DOE</sub>    | OE LOW to data valid                                                       | -   | 25    | ns     |  |
| t <sub>LZOE</sub>   | OE LOW to LOW Z <sup>[19]</sup>                                            | 5   | -     | ns     |  |
| t <sub>HZOE</sub>   | OE HIGH to High Z <sup>[19, 20]</sup>                                      | -   | 18    | ns     |  |
| t <sub>LZCE</sub>   | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[19]</sup>      | 10  | -     | ns     |  |
| t <sub>HZCE</sub>   | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z <sup>[19, 20]</sup> | -   | 18    | ns     |  |
| t <sub>PU</sub>     | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power up                   | 0   | -     | ns     |  |
| t <sub>PD</sub>     | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to power down                 | -   | 55    | ns     |  |
| t <sub>DBE</sub>    | BLE/BHE LOW to data valid                                                  | -   | 55    | ns     |  |
| t <sub>LZBE</sub>   | BLE/BHE LOW to Low Z <sup>[19]</sup>                                       | 10  | -     | ns     |  |
| t <sub>HZBE</sub>   | BLE/BHE HIGH to HIGH Z <sup>[19, 20]</sup>                                 | -   | 18    | ns     |  |
| Write Cycle [21, 22 | 2]                                                                         |     |       |        |  |
| t <sub>WC</sub>     | Write cycle time                                                           | 55  | -     | ns     |  |
| t <sub>SCE</sub>    | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end                  | 40  | -     | ns     |  |
| t <sub>AW</sub>     | Address setup to write end                                                 | 40  | -     | ns     |  |
| t <sub>HA</sub>     | Address hold from write end                                                | 0   | -     | ns     |  |
| t <sub>SA</sub>     | Address setup to write start                                               | 0   | -     | ns     |  |
| t <sub>PWE</sub>    | WE pulse width                                                             | 40  | -     | ns     |  |
| t <sub>BW</sub>     | BLE/BHE LOW to write end                                                   | 40  | -     | ns     |  |
| t <sub>SD</sub>     | Data setup to write end                                                    | 25  | -     | ns     |  |
| t <sub>HD</sub>     | Data hold from Write End                                                   | 0   | -     | ns     |  |
| t <sub>HZWE</sub>   | WE LOW to High Z <sup>[19, 20]</sup>                                       | -   | 20    | ns     |  |
| t <sub>LZWE</sub>   | WE HIGH to Low Z <sup>[19]</sup>                                           | 10  | -     | ns     |  |

<sup>Notes
17. In an earlier revision of this device, under a specific application condition, READ and WRITE operations were limited to switching of the byte enable and/or chip enable signals as described in the Application Note AN66311. However, the issue has been fixed and in production now, and hence, this Application Note is no longer applicable. It is available for download on our website as it contains information on the date code of the parts, beyond which the fix has been in production.
18. Test conditions for all parameters other than tristate parameters assume signal transition time of 1 V/ns, timing reference levels of V<sub>CC(typ</sub>/2, input pulse levels of 0 to V<sub>CC(typ</sub>), and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in Figure 3 on page 5.
19. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZDE</sub> is less than t<sub>LZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.</sup> 

<sup>20.</sup>  $t_{HZOE}$ ,  $t_{HZCE}$ ,  $t_{HZBE}$ , and  $t_{HZWE}$  transitions are measured when the outputs enter a high impedence state.

<sup>21.</sup> The internal Write time of the memory is defined by the overlap of  $\overline{WE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$  and/or  $\overline{BLE} = V_{IL}$ , and  $CE_2 = V_{IH}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write.

<sup>22.</sup> The minimum write pulse width for Write Cycle No. 3 (WE Controlled, OE LOW) should be sum of t<sub>SD</sub> and t<sub>HZWE</sub>.



### **Switching Waveforms**



#### Notes

23. <u>The</u> device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$  and/or  $\overline{BLE} = V_{IL}$ , and  $CE_2 = V_{IH}$ .

24. WE is HIGH for read cycle. 25. Address valid prior to or coincident with  $\overline{Ce}_1$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW and  $Ce_2$  transition HIGH.



### Switching Waveforms (continued)



- 26. The internal Write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write.
- 27. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ . 28. If  $CE_1$  goes HIGH and  $CE_2$  goes LOW simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state. 29. During this period the I/Os are in output state and input signals should not be applied.



### Switching Waveforms (continued)



# Figure 9. Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) [30]





### **Truth Table**

| CE <sub>1</sub>   | CE <sub>2</sub>   | WE | OE | BHE               | BLE               | Input/Output                                                                                     | Mode                | Power                      |
|-------------------|-------------------|----|----|-------------------|-------------------|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н                 | X <sup>[33]</sup> | Х  | Х  | X <sup>[33]</sup> | X <sup>[33]</sup> | High Z                                                                                           | Deselect/Power Down | Standby (I <sub>SB</sub> ) |
| X <sup>[33]</sup> | L                 | Х  | Х  | X <sup>[33]</sup> | X <sup>[33]</sup> | High Z                                                                                           | Deselect/Power Down | Standby (I <sub>SB</sub> ) |
| X <sup>[33]</sup> | X <sup>[33]</sup> | Х  | Х  | Н                 | Н                 | High Z                                                                                           | Deselect/Power Down | Standby (I <sub>SB</sub> ) |
| L                 | Н                 | Н  | L  | L                 | L                 | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                  | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | L  | Н                 | L                 | High Z (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | L  | L                 | Н                 | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>High Z (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | L                 | L                 | Data In (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                   | Write               | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | Н                 | L                 | High Z (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>Data In (I/O <sub>0</sub> –I/O <sub>7</sub> )  | Write               | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | L                 | Н                 | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>High Z (I/O <sub>0</sub> –I/O <sub>7</sub> )  | Write               | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | L                 | Н                 | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | Н                 | L                 | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | L                 | L                 | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |

Note 33. The 'X' (Don't care) state for the chip enables and byte enables in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted.



# **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type                             | Operating<br>Range |
|---------------|----------------------|--------------------|------------------------------------------|--------------------|
| 55            | CY62177EV30LL-55ZXI  | 51-85183           | 48-pin TSOP I (12 × 18.4 × 1 mm) Pb-free | Industrial         |
| 55            | CY62177EV30LL-55BAXI | 51-85191           | 48 ball FBGA (8 × 9.5 × 1.2 mm) Pb-free  | Industrial         |

Contact your local Cypress sales representative for availability of these parts.

### **Ordering Code Definitions**





# Package Diagram

Figure 11. 48-ball FBGA (8 × 9.5 × 1.2 mm) BA48J Package Outline, 51-85191







### Package Diagram (continued)





| SYMBOL |            |         |      |
|--------|------------|---------|------|
| STNBOL | MIN.       | NOM.    | MAX. |
| А      | —          | _       | 1.20 |
| A1     | 0.05       | -       | 0.15 |
| A2     | 0.95       | 1.00    | 1.05 |
| b1     | 0.17       | 0.20    | 0.23 |
| b      | 0.17       | 0.22    | 0.27 |
| c1     | 0.10       | -       | 0.16 |
| С      | 0.10       | —       | 0.21 |
| D      | 20         | .00 BAS | SIC  |
| D1     | 18         | .40 BAS | IC   |
| E      | 12         | .00 BAS | IC   |
| е      | 0.50 BASIC |         |      |
| L      | 0.50       | 0.60    | 0.70 |
| θ      | 0°         | -       | 8    |
| R      | 0.08       | —       | 0.20 |
| N      |            | /18     |      |

- 2 PIN 1 IDENTIFIER FOR STANDARD PIN OUT (DIE UP).
- A PIN 1 IDENTIFIER FOR REVERSE PIN OUT (DIE DOWN): INK OR LASER MARK.
- TO BE DETERMINED AT THE SEATING PLANE C-. THE SEATING PLANE IS DEFINED AS THE PLANE OF CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE.
- DIMENSIONS D1 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION ON E IS 0.15mm PER SIDE AND ON D1 IS 0.25mm PER SIDE.
- 6. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF & DIMENSION AT MAX. MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07mm.
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10mm AND 0.25mm FROM THE LEAD TIP.
- LEAD COPLANARITY SHALL BE WITHIN 0.10mm AS MEASURED FROM THE SEATING PLANE.
- DIMENSION "e" IS MEASURED AT THE CENTERLINE OF THE LEADS.
- 10. JEDEC SPECIFICATION NO. REF: MO-142(D)DD.

51-85183 \*F



# Acronyms

| Acronym | Description                             |
|---------|-----------------------------------------|
| BHE     | Byte High Enable                        |
| BLE     | Byte Low Enable                         |
| CE      | Chip Enable                             |
| CMOS    | Complementary Metal Oxide Semiconductor |
| I/O     | Input/Output                            |
| OE      | Output Enable                           |
| SRAM    | Static Random Access Memory             |
| TSOP    | Thin Small Outline Package              |
| WE      | Write Enable                            |

# **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| MHz    | megahertz       |
| μA     | microampere     |
| mA     | milliampere     |
| ms     | millisecond     |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| ps     | picosecond      |
| V      | volt            |
| W      | watt            |





# **Document History Page**

|          | Number: 00 | Orig. of      | Submission |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|------------|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision | ECN        | Change        | Date       | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| **       | 498562     | NXR           | 08/31/2006 | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *A       | 2544845    | VKN /<br>PYRS | 07/29/2008 | Added 48-pin TSOP I package related information in all instances across the document.<br>Removed 45 ns speed bin related information in all instances across the document.<br>Added 70 ns speed bin related information in all instances across the document.<br>Updated Electrical Characteristics:<br>Added Note 10 and referred the same note in I <sub>SB2</sub> parameter.<br>Updated Ordering Information:<br>Updated part numbers.<br>Updated Package Diagram:<br>Added spec 51-85183 *A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *В       | 2589750    | VKN /<br>PYRS | 10/15/2008 | Updated Pin Configurations:<br>Updated Figure 1 (Changed pin functions of pin 10 from NC to A20 and pin 13<br>from A20 to DNU).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *C       | 2668432    | VKN /<br>PYRS | 03/03/2009 | Removed 70 ns speed bin related information in all instances across the document.<br>Added 55 ns speed bin related information in all instances across the document.<br>Replaced 3.6 V with 3.7 V in V <sub>CC</sub> range in all instances across the document Updated Electrical Characteristics:<br>Changed maximum value of I <sub>CC</sub> parameter from 30 mA to 45 mA corresponding to Test Condition "f = f <sub>(max)</sub> ".<br>Changed maximum value of I <sub>CC</sub> parameter from 2.8 mA to 4.5 mA corresponding to Test Condition "f = 1 MHz".<br>Removed I <sub>SB1</sub> parameter and its details.<br>Changed maximum value of I <sub>SB2</sub> parameter from 17 µA to 25 µA.<br>Referred Note 9 in I <sub>SB2</sub> parameter.<br>Updated Note 10.                                                                                                                                                                                                                                                                |
| *D       | 2779867    | VKN           | 10/06/2009 | Changed status from Preliminary to Final.<br>Updated Electrical Characteristics:<br>Added details of V <sub>IL</sub> parameter corresponding to Test Condition "For TSOP I<br>Package".<br>Added Note 8 and referred the same note in maximum value of V <sub>IL</sub> parameter<br>corresponding to Test Condition "For TSOP I Package".<br>Changed typical value of I <sub>CC</sub> parameter from 28 mA to 35 mA corresponding<br>to Test Condition "f = f <sub>(max)</sub> ".<br>Changed typical value of I <sub>CC</sub> parameter from 2.2 mA to 4.5 mA corresponding<br>to Test Condition "f = 1 MHz".<br>Changed maximum value of I <sub>CC</sub> parameter from 4.5 mA to 5.5 mA<br>corresponding to Test Condition "f = 1 MHz".<br>Updated Capacitance:<br>Changed maximum value of C <sub>OUT</sub> parameter from 10 pF to 15 pF.<br>Updated Thermal Resistance:<br>Replaced TBD with values in FBGA column.<br>Updated Switching Characteristics:<br>Changed minimum value of t <sub>OHA</sub> parameter from 10 ns to 6 ns. |



# Document History Page (continued)

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *E       | 2899662 | AJU                | 03/26/2010         | Updated Ordering Information:<br>Updated part numbers.<br>Updated Package Diagram:<br>spec 51-85191 – Changed revision from ** to *A.<br>spec 51-85183 – Changed revision from *A to *B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *F       | 2927528 | VKN                | 05/04/2010         | Updated Electrical Characteristics:<br>Updated Note 10.<br>Updated Truth Table:<br>Added Note 33 and referred the same note in respective places.<br>Added Acronyms.<br>Updated to new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *G       | 3177000 | AJU                | 02/18/2011         | Removed 48-ball FBGA package related information in all instances in the document.<br>Updated Features (Removed 48-ball FBGA package related information).<br>Updated Pin Configurations:<br>Removed 48-ball FBGA package related information.<br>Updated Note 1 (Replaced NC with DNU).<br>Updated Electrical Characteristics (Updated details in "Test Conditions"<br>column of I <sub>SB2</sub> parameter).<br>Updated Thermal Resistance (Removed 48-ball FBGA package related<br>information).<br>Updated Data Retention Characteristics (Updated details in "Conditions"<br>column of I <sub>CCDR</sub> parameter).<br>Updated Ordering Information:<br>No change in part numbers.<br>Added Ordering Code Definitions.<br>Updated Package Diagram:<br>Removed spec 51-85191 *A.<br>Updated Acronyms.<br>Added Units of Measure.<br>Updated to new template. |
| *H       | 3295175 | RAME               | 06/29/2011         | Updated Functional Description:<br>Removed Note "For best practice recommendations, refer to the Cypress<br>application note System Design Guidelines." and its reference.<br>Updated Package Diagram:<br>spec 51-85183 – Changed revision from *B to *C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *        | 3461953 | TAVA               | 12/22/2011         | Included 48-ball FBGA package related information in all instances in the document.<br>Updated Ordering Information:<br>Updated part numbers.<br>Updated Package Diagram:<br>Added spec 51-85191 *B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *J       | 4100342 | VINI               | 08/21/2013         | Updated Switching Characteristics:<br>Added Note 17 and referred the same note in "Parameter" column.<br>Updated Package Diagram:<br>spec 51-85191 – Changed revision from *B to *C.<br>Updated to new template.<br>Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *K       | 4111710 | NILE               | 09/12/2013         | Updated Electrical Characteristics:<br>Updated Note 10.<br>Updated Data Retention Characteristics:<br>Updated Note 13.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



# Document History Page (continued)

|          | Document Title: CY62177EV30 MoBL <sup>®</sup> , 32-Mbit (2M × 16/4M × 8) Static RAM<br>Document Number: 001-09880 |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision | ECN                                                                                                               | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| *L       | 4355423                                                                                                           | MEMJ               | 04/29/2014         | Updated Electrical Characteristics:<br>Updated Note 10 (Issue is fixed so pin A <sub>20</sub> can be left floating in standby).<br>Updated Switching Characteristics:<br>Added Note 22 and referred the same note in Write Cycle (for t <sub>PWE</sub> parameter<br>in WE Controlled, OE LOW condition).<br>Updated Switching Waveforms:<br>Added Note 32 and referred the same note in Figure 10 (for t <sub>PWE</sub> parameter<br>in WE Controlled, OE LOW condition). |  |  |
| *M       | 4567826                                                                                                           | VINI               | 11/12/2014         | Updated Features:<br>Included 48-ball FBGA package related information.<br>Updated Functional Description:<br>Added "For a complete list of related resources, click here." at the end.<br>Updated Maximum Ratings:<br>Referred Notes 4, 5 in "Supply voltage to ground potential".<br>Completing Sunset Review.                                                                                                                                                          |  |  |
| *N       | 5017414                                                                                                           | VINI               | 11/17/2015         | Updated Thermal Resistance:<br>Replaced "2-layer" with "four-layer" in "Test Conditions" column.<br>Changed value of $\Theta_{JA}$ parameter corresponding to TSOP I package from<br>44.66 °C/W to 55.91 °C/W.<br>Changed value of $\Theta_{JC}$ parameter corresponding to TSOP I package from<br>12.12 °C/W to 9.39 °C/W.<br>Updated Package Diagram:<br>spec 51-85183 – Changed revision from *C to *D.<br>Updated to new template.<br>Completing Sunset Review.       |  |  |
| *0       | 6073315                                                                                                           | VINI               | 02/16/2018         | Updated Package Diagram:<br>spec 51-85183 – Changed revision from *D to *F.<br>Updated to new template.                                                                                                                                                                                                                                                                                                                                                                   |  |  |



### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### Products

| Arm <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

### **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

Cypress Developer Community Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2006-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and other sont, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-09880 Rev. \*O

Revised February 16, 2018

Page 19 of 19

MoBL is a registered trademark, and More Battery Life is a trademark, of Cypress Semiconductor Corporation.