SLOS466-JANUARY 2006

#### **FEATURES**

- Wide Power-Supply Voltage Range
  - Single Supply: 3 V to 32 V
  - Dual Supply: ±1.5 V to ±16 V
- Low Supply-Current Drain Essentially Independent of Supply Voltage: 600 μA
- Low Input Biasing Current: 50 nA
- Low Input Offset Voltage: 2 mV
- Low Input Offset Current: 5 nA
- Input Common-Mode Voltage Range Includes Ground
- Differential Input Voltage Range Equals Power-Supply Voltage
- Additional Operational Amplifier Features
  - Internally Frequency Compensated for Unity Gain
  - Large DC Voltage Gain: 100 dB
  - Wide Bandwidth (Unity Gain): 1 MHz
  - Large Output Voltage Swing:0 V to V+ 1.5 V

- Additional Comparator Features
  - Low Output Saturation Voltage: 250 mV at 4 mA
  - Output Voltage Compatible With All Types of Logic Systems

### **ADVANTAGES**

- Eliminates Need for Dual Power Supplies
- An Internally Compensated Operational Amplifier and a Precision Comparator in the Same Package
- · Allows Sensing at or Near Ground

#### D, DGK, OR P PACKAGE (TOP VIEW)



### **DESCRIPTION/ORDERING INFORMATION**

The LM392 consists of two independent building-block circuits. One is a high-gain internally-frequency-compensated operational amplifier, and the other is a precision voltage comparator. Both the operational amplifier and the voltage comparator are designed to operate from a single power supply over a wide range of voltages. Both circuits have input stages that force the common-mode input down to ground when operating from a single power supply. Operation from split power supplies also is possible, and the low power-supply current is independent of the magnitude of the supply voltage.

Applications include transducer amplifiers with pulse shapers, DC gain blocks with level detectors, and VCOs, as well as all conventional operational amplifier or voltage-comparator circuits. The LM392 can be operated directly from the standard 5-V power-supply voltage used in digital systems, and the output of the comparator interfaces directly with either TTL or CMOS logic. In addition, the low-power drain makes the LM392 extremely useful in the design of portable equipment.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## LOW-POWER OPERATIONAL AMPLIFIER AND VOLTAGE COMPARATOR





#### **ORDERING INFORMATION**

| T <sub>A</sub> | PAG        | CKAGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------|----------------------|-----------------------|------------------|
|                | MSOP – DGK | Reel of 250          | LM392DGKT             | DREVIEW          |
|                | MSOF - DGK | Reel of 2500         | LM392DGKR             | PREVIEW LM392P   |
| 0°C to 70°C    | PDIP – P   | Tube of 50           | LM392P                | LM392P           |
|                | SOIC D     | Tube of 75           | LM392D                | LM202            |
|                | SOIC – D   | Reel of 2500         | LM392DR               | LM392            |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

### **SCHEMATIC DIAGRAM**



SLOS466-JANUARY 2006

## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                    |                                                     |                          | MIN  | MAX       | UNIT |
|--------------------|-----------------------------------------------------|--------------------------|------|-----------|------|
|                    | Committee                                           | Single supply            |      | 32        | V    |
| V+                 | Supply voltage                                      | Dual supply              |      | ±16       | V    |
| $V_{ID}$           | Differential input voltage                          |                          |      | 32        | V    |
| V <sub>IN</sub>    | Input voltage range                                 |                          | -0.3 | 32        | V    |
| I                  | Input current <sup>(2)</sup>                        | V <sub>IN</sub> < -0.3 V |      | 50        | mA   |
| t <sub>short</sub> | Duration of output short circuit to ground (3)      |                          | Co   | ontinuous |      |
|                    |                                                     | D package                |      | 97        |      |
| $\theta_{JA}$      | Package thermal impedance, junction to free air (4) | DGK package              |      | 172       | °C/W |
|                    |                                                     | P package                |      | 84        |      |
| T <sub>lead</sub>  | Lead temperature during soldering                   | 10 s maximum             |      | 260       | °C   |
| T <sub>stg</sub>   | Storage temperature range                           |                          | -65  | 150       | O°   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) This input current exists only when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the device. This transistor action can cause the output voltages of the amplifiers to go to the V+ voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive, and normal output states reestablish when the input voltage, which was negative, again returns to a value greater than -0.3 V (at 25°C).
- (3) Short circuits from the output to V+ can cause excessive heating and eventual destruction. When considering short circuits to ground, the maximum output current is approximately 40 mA for the operational amplifier and 30 mA for the comparator, independent of the magnitude of V+. At values of supply voltage in excess of 15 V, continuous short circuits can exceed the power dissipation ratings and cause eventual destruction.
- (4) Package thermal impedance is calculated in accordance with JESD 51-7.

### **Recommended Operating Conditions**

|                |                                |               | MIN  | MAX | UNIT |
|----------------|--------------------------------|---------------|------|-----|------|
| V+             | Cupply valtage                 | Single supply | 3    | 32  | \/   |
| V+             | Supply voltage                 | Dual supply   | ±1.5 | ±16 | V    |
| T <sub>A</sub> | Operating free-air temperature |               | 0    | 70  | °C   |

### LOW-POWER OPERATIONAL AMPLIFIER AND VOLTAGE COMPARATOR





#### **Electrical Characteristics**

V+ = 5 V (unless otherwise noted)

|                 | PARAMETER                                | TES                                          | T CONDITIONS                       | T <sub>A</sub> | MIN         | TYP  | MAX      | UNIT |  |
|-----------------|------------------------------------------|----------------------------------------------|------------------------------------|----------------|-------------|------|----------|------|--|
|                 |                                          | At output switch                             | n point, V <sub>O</sub> ≈ 1.4 V,   | 25°C           |             | ±2   | ±5       |      |  |
| V <sub>IO</sub> | Input offset voltage                     | $R_S = 0 \Omega$ , V+ = $V_{CM} = 0 V$ to (V |                                    | 0°C to 70°C    |             |      | ±7       | mV   |  |
|                 | Input bias current                       | IN(+) or IN(-),                              | $V_{CM} = 0 \ V^{(1)}$             | 25°C           |             | 50   | 205      |      |  |
| I <sub>IB</sub> | input bias current                       | IN(+) or IN(-)                               |                                    | 0°C to 70°C    | 0°C to 70°C |      | 400      | nA   |  |
|                 | lanut offort ourrent                     | INI(+) INI(-)                                |                                    | 25°C           |             | ±5   | ±50      | nA   |  |
| IO              | I <sub>IO</sub> Input offset current     | IN(+) – IN(–)                                |                                    | 0°C to 70°C    |             |      | 150      |      |  |
| V               | land and a college (2)                   | V. 20 V                                      |                                    | 25°C           | 0           |      | V+ - 1.5 | V    |  |
| V <sub>CM</sub> | Input common-mode voltage <sup>(2)</sup> | V+ = 30 V                                    |                                    | 0°C to 70°C    | 0           |      | V+ - 2   |      |  |
| 1.              | Cupply gurrant                           | В                                            | V+ = 30 V                          | 0°C to 70°C    |             | 1    | 2        | A    |  |
| l+              | Supply current                           | R <sub>L</sub> = ∞                           | V+ = 5 V                           | 0.01070.0      |             | 0.5  | 1        | mA   |  |
|                 | Amplifier-to-amplifier coupling          | f = 1 kHz to 20                              | kHz, Input referred <sup>(3)</sup> | 25°C           |             | -100 |          | dB   |  |
| $V_{DI}$        | Differential input voltage               | All V <sub>IN</sub> ≥ 0 V (o                 | r V-, if used) <sup>(4)</sup>      | 0°C to 70°C    |             |      | 32       | V    |  |

<sup>(1)</sup> The direction of the input current is out of the device due to the PNP input stage. This current essentially is constant and independent of the state of the output, so no loading change exists on the input lines.

### **Electrical Characteristics, Operational Amplifier Only**

V+ = 5 V (unless otherwise noted)

| PARAMETER                             |                              | TEST                                                                                   | CONDITIONS                       | T <sub>A</sub> | MIN | TYP | MAX      | UNIT  |
|---------------------------------------|------------------------------|----------------------------------------------------------------------------------------|----------------------------------|----------------|-----|-----|----------|-------|
| A <sub>VD</sub>                       | Large signal voltage gain    | $V+ = 15 \text{ V}, \text{ V}_{\text{O}} \text{ s}$ $R_{\text{L}} = 2 \text{ k}\Omega$ | wing = 1 V to 11 V,              | 25°C           | 25  | 100 |          | V/mV  |
| Vos                                   | Output voltage swing         | $R_L = 2 k\Omega$                                                                      |                                  | 25°C           | 0   |     | V+ - 1.5 | V     |
| CMRR                                  | Common-mode rejection ratio  | V <sub>CM</sub> = 0 V to (V-                                                           | + – 1.5 V)                       | 25°C           | 65  | 70  |          | dB    |
| k <sub>SVR</sub>                      | Power-supply rejection ratio |                                                                                        |                                  | 25°C           | 65  | 100 |          | dB    |
| I <sub>source</sub>                   | Output source current        | $V_{IN(+)} = 1 \text{ V}, V_{IN(-)}$<br>$V_{O} = 2 \text{ V}$                          | <sub>(-)</sub> = 0 V, V+ = 15 V, | 25°C           | 20  | 40  |          | mA    |
|                                       |                              | $V_{IN(-)} = 1 V,$                                                                     | V <sub>O</sub> = 2 V             |                | 10  | 20  |          | mA    |
| I <sub>sink</sub> Output sink current | Output sink current          | $V_{IN(+)} = 0 \text{ V},$<br>V+ = 15 V                                                | V <sub>O</sub> = 200 mV          | 25°C           | 12  | 50  |          | μΑ    |
| $\alpha V_{IO}$                       | Input offset voltage drift   | $R_S = 0 \Omega$                                                                       |                                  | 0°C to 70°C    |     | 7   |          | μV/°C |
| $\alpha I_{\text{IO}}$                | Input offset current drift   | $R_S = 0 \Omega$                                                                       | ·                                | 0°C to 70°C    |     | 10  |          | pA/°C |

The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3 V. The upper end of the common-mode voltage range is V+ – 1.5 V, but either or both inputs can go to 32 V without damage.

Due to proximity of external components, ensure that coupling is not originating via the stray capacitance between these external parts.

This typically can be detected, as this type of capacitive coupling increases at higher frequencies.

Positive excursions of input voltage may exceed the power-supply level. As long as the other input voltage remains within the common-mode range, the comparator provides a proper output state. The input voltage to the operational amplifier should not exceed the power-supply level. The input voltage state must not be less than -0.3 V (or 0.3 V below the magnitude of the negative power supply, if used) on either amplifier.

## LM392 LOW-POWER OPERATIONAL AMPLIFIER AND VOLTAGE COMPARATOR

SLOS466-JANUARY 2006

## **Electrical Characteristics, Comparator Only**

V+ = 5 V (unless otherwise noted)

|                                        | PARAMETER                              | TEST CONDITIO                                                        | NS                        | T <sub>A</sub> | MIN | TYP | MAX | UNIT |
|----------------------------------------|----------------------------------------|----------------------------------------------------------------------|---------------------------|----------------|-----|-----|-----|------|
| $V_{G}$                                | Voltage gain                           | $R_L \ge 15 \text{ k}\Omega, \text{ V+} = 15 \text{ V}$              |                           | 25°C           | 50  | 200 |     | V/mV |
| t <sub>LSR</sub>                       | Large signal response time             | $V_{IN}$ = TTL logic swing, $V_{REF}$ = 1.4 $R_L$ = 5.1 $k\Omega$    | V, V <sub>RL</sub> = 5 V, | 25°C           |     | 300 |     | ns   |
| t <sub>R</sub>                         | Response time                          | $V_{RL} = 5 \text{ V}, R_{L} = 5.1 \text{ k}\Omega$                  |                           | 25°C           |     | 1.3 |     | μs   |
| I <sub>sink</sub>                      | Output sink current                    | $V_{IN(-)} = 1 \text{ V}, V_{IN(+)} = 0 \text{ V}, V_O \ge 1.5$      | V                         | 25°C           | 6   | 16  |     | mA   |
| \/                                     | Caturation valtage                     | V >4VV 01 44 74                                                      |                           | 25°C           |     | 250 | 400 | mV   |
| Vs                                     | Saturation voltage                     | $V_{IN(-)} \ge 1 \text{ V}, V_{IN(+)} = 0, I_{SINK} \le 4 \text{ m}$ | 0°C to 70°C               |                |     | 700 |     |      |
|                                        |                                        | V 0 V > 4 V                                                          | V <sub>O</sub> = 5 V      | 25°C           |     | 0.1 |     | nA   |
| I <sub>LO</sub> Output leakage current | $V_{IN(-)} = 0, \ V_{IN(+)} \ge 1 \ V$ | V <sub>O</sub> = 30 V                                                | 0°C to 70°C               |                |     | 1   | μΑ  |      |





10-Jun-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|---|----------------|----------------------------|-------------------|--------------------|--------------|-------------------------|---------|
| LM392D           | ACTIVE | SOIC         | D                  | 8 | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | 0 to 70      | LM392                   | Samples |
| LM392DG4         | ACTIVE | SOIC         | D                  | 8 | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | 0 to 70      | LM392                   | Samples |
| LM392DGKR        | ACTIVE | VSSOP        | DGK                | 8 | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | 0 to 70      | M7L                     | Samples |
| LM392DGKT        | ACTIVE | VSSOP        | DGK                | 8 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | 0 to 70      | M7L                     | Samples |
| LM392DGKTG4      | ACTIVE | VSSOP        | DGK                | 8 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | 0 to 70      | M7L                     | Samples |
| LM392DR          | ACTIVE | SOIC         | D                  | 8 | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | 0 to 70      | LM392                   | Samples |
| LM392DRG4        | ACTIVE | SOIC         | D                  | 8 | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | 0 to 70      | LM392                   | Samples |
| LM392P           | ACTIVE | PDIP         | Р                  | 8 | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU         | N / A for Pkg Type | 0 to 70      | LM392P                  | Samples |
| LM392PE4         | ACTIVE | PDIP         | Р                  | 8 | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU         | N / A for Pkg Type | 0 to 70      | LM392P                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



## **PACKAGE OPTION ADDENDUM**

10-Jun-2014

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM392DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM392DGKT | VSSOP           | DGK                | 8 | 250  | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM392DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LM392DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LM392DRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 3-Aug-2017



\*All dimensions are nominal

| 7 til diffictioloris are florifital |              |                 |      |      |             |            |             |
|-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LM392DGKR                           | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| LM392DGKT                           | VSSOP        | DGK             | 8    | 250  | 202.0       | 201.0      | 28.0        |
| LM392DR                             | SOIC         | D               | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| LM392DR                             | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| LM392DRG4                           | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.