











**TPS60150** 

SLVS888C - DECEMBER 2008-REVISED OCTOBER 2015

# TPS60150 5-V, 140-mA Charge-Pump

#### **Features**

- 2.7-V to 5.5-V Input Voltage Range
- Fixed Output Voltage of 5 V
- Maximum Output Current: 140 mA
- 1.5-MHz Switching Frequency
- Typical 90-µA Quiescent Current at No Load Condition (Skip Mode)
- X2 Charge Pump
- Hardware Enable and Disable Function
- **Built-in Soft Start**
- Built-in Undervoltage Lockout Protection
- Thermal and Overcurrent Protection
- Available in a 2-mm × 2-mm 6-Pin SON Package with 0.8-mm Height

## Applications

- USB On-the-Go (OTG)
- **HDMI**
- Portable Communication Devices
- **PCMCIA Cards**
- Mobile Phones, Smart Phones
- Handheld Meters

## 3 Description

The TPS60150 device is a switched capacitor voltage converter that produces a regulated, low noise, and low-ripple output voltage of 5 V from an unregulated input voltage.

The 5-V output can supply a minimum of 140-mA current.

The TPS60150 device operates in skip mode when the load current falls less than 8 mA under typical condition. In skip mode operation, quiescent current is reduced to 90 µA.

Only 3 external capacitors are needed to generate the output voltage, therefore saving PCB space.

Inrush current is limited by the soft-start function during power on and power transient states.

The TPS60150 device operates over a free-air temperature range of -40°C to 85°C. The device is available with a small 2-mm × 2-mm 6-pin SON package (QFN).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| TPS60150    | WSON (6) | 2.00 mm × 2.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Typical Application Schematic**



#### Efficiency vs Input Voltage





## **Table of Contents**

| 1 | Features 1                           | 7.3 Feature Description                             | 8          |
|---|--------------------------------------|-----------------------------------------------------|------------|
| 2 | Applications 1                       | 7.4 Device Functional Modes                         |            |
| 3 | Description 1                        | 8 Application and Implementation                    | <b>1</b> 1 |
| 4 | Revision History2                    | 8.1 Application Information                         | <b>1</b> 1 |
| 5 | Pin Configuration and Functions      | 8.2 Typical Application                             | 11         |
| 6 | Specifications4                      | 9 Power Supply Recommendations                      | 16         |
| U | 6.1 Absolute Maximum Ratings         | 10 Layout                                           | 16         |
|   | 6.2 ESD Ratings                      | 10.1 Layout Guidelines                              | 16         |
|   | 6.3 Recommended Operating Conditions | 10.2 Layout Example                                 | 16         |
|   | 6.4 Thermal Information              | 11 Device and Documentation Support                 | 17         |
|   | 6.5 Electrical Characteristics5      | 11.1 Community Resources                            | 17         |
|   | 6.6 Typical Characteristics          | 11.2 Trademarks                                     | 17         |
| 7 | Detailed Description7                | 11.3 Electrostatic Discharge Caution                | 17         |
| • | 7.1 Overview                         | 11.4 Glossary                                       | 17         |
|   | 7.2 Functional Block Diagram         | 12 Mechanical, Packaging, and Orderable Information | 17         |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision B (February 2011) to Revision C

Page

## Changes from Revision A (April 2009) to Revision B

Page

Submit Documentation Feedback



# **5 Pin Configuration and Functions**



#### **Pin Functions**

| PIN  |     | 1/0                             | DESCRIPTION                                 |
|------|-----|---------------------------------|---------------------------------------------|
| NAME | NO. | 1/0                             | DESCRIFTION                                 |
| CP+  | 4   | _                               | Connect to the flying capacitor             |
| CP-  | 5   | Connect to the flying capacitor |                                             |
| ENA  | 6   | IN                              | Hardware enable/disable pin (High = Enable) |
| GND  | 1   | _                               | Ground                                      |
| VIN  | 2   | IN                              | Supply voltage input                        |
| VOUT | 3   | OUT                             | Output, connect to the output capacitor     |



## 6 Specifications

### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                        | MIN  | MAX | UNIT |
|------------------|----------------------------------------|------|-----|------|
| $V_{IN}$         | Input voltage (all pins)               | -0.3 | 7   | V    |
| T <sub>A</sub>   | Operating temperature                  | -40  | 85  | °C   |
| $T_{J}$          | Maximum operating junction temperature |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                    | -55  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)(2)           | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (3) | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) The human body model (HBM) is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin. The testing is done according JEDECs EIA/JESD22-A114.
- (3) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                 |                                | MIN | NOM MAX | UNIT |
|-----------------|--------------------------------|-----|---------|------|
| $V_{\text{IN}}$ | Input voltage                  | 2.7 | 5.5     | V    |
| $T_A$           | Operating ambient temperature  | -40 | 85      | ů    |
| TJ              | Operating junction temperature | -40 | 125     | °C   |
| C <sub>in</sub> | Input capacitor                | 2.2 |         | μF   |
| Co              | Output capacitor               | 2.2 |         | μF   |
| C <sub>f</sub>  | Flying capacitor               | 1   |         | μF   |

#### 6.4 Thermal Information

|                        |                                              | TPS60150   |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON) | UNIT |
|                        |                                              | 6 PINS     |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 69.1       | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 79.8       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 38.6       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.2        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 38.4       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 9.2        | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## 6.5 Electrical Characteristics

 $V_{IN} = 3.6 \text{ V}, T_A = -40 ^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$ , typical values are at  $T_A = 25 ^{\circ}\text{C}$ , C1 = C3 = 2.2  $\mu\text{F}$ , C2 = 1  $\mu\text{F}$  (unless otherwise noted)

|                                             | PARAMETER                            | TEST CONDITIONS                                                                  | MIN  | TYP                    | MAX      | UNIT |
|---------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------|------|------------------------|----------|------|
| POWER ST                                    | AGE                                  |                                                                                  |      |                        |          |      |
| V <sub>IN</sub>                             | Input voltage range                  |                                                                                  | 2.7  |                        | 5.5      | V    |
| V <sub>UVLO</sub>                           | Undervoltage lockout threshold       |                                                                                  |      | 1.9                    | 2.1      | V    |
| IQ                                          | Operating quiescent current          | I <sub>OUT</sub> = 140 mA, Enable = V <sub>IN</sub>                              |      | 4.7                    |          | mA   |
|                                             | Skip mode operating quiescent        | I <sub>OUT</sub> = 0 mA, Enable=V <sub>IN</sub> (no switching)                   |      | 80                     |          | μΑ   |
| I <sub>Qskip</sub>                          | current                              | I <sub>OUT</sub> = 0 mA, Enable = V <sub>IN</sub> (minimum switching)            |      | 90                     |          | μΑ   |
| I <sub>SD</sub>                             | Shut down current                    | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V, Enable = 0 V                                    |      |                        | 1        | μA   |
| V <sub>OUT</sub>                            | Output voltage <sup>(1)</sup>        | $I_{OUT} \le 50 \text{ mA}, 2.7 \text{ V} \le V_{IN} < 5.5 \text{ V}$            | 4.8  | 5                      | 5.2      | V    |
| V <sub>OUT(skip)</sub>                      | Skip mode output voltage             | $I_{OUT} = 0 \text{ mA}, 2.7 \text{ V} \le V_{IN} \le 5.5 \text{ V}$             |      | V <sub>OUT</sub> + 0.1 |          | V    |
| F <sub>SW</sub>                             | Switching frequency                  |                                                                                  |      | 1.5                    |          | MHz  |
| SS <sub>TIME</sub>                          | Soft-start time                      | From the rising edge of enable to 90% output                                     |      | 150                    |          | μs   |
| OUTPUT C                                    | JRRENT                               |                                                                                  |      |                        |          |      |
| I <sub>OUT nom</sub> Maximum output current |                                      | $V_{OUT}$ remains from 4.8 V to 5.2 V, 3.1 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V | 120  |                        |          | mA   |
| 001_110111                                  |                                      | 3.3 V < V <sub>IN</sub> < 5.5 V                                                  | 140  |                        |          |      |
| I <sub>OUT short</sub>                      | Short circuit current <sup>(2)</sup> | V <sub>OUT</sub> = 0 V                                                           |      | 80                     |          | mA   |
| RIPPLE VO                                   | LTAGE                                |                                                                                  |      |                        | ļ.       |      |
| V <sub>R</sub>                              | Output ripple voltage                | I <sub>OUT</sub> = 140 mA                                                        |      | 30                     |          | mV   |
| ENABLE C                                    | ONTROL                               |                                                                                  |      |                        |          |      |
| V <sub>HI</sub>                             | Logic high input voltage             | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V                                                  | 1.3  |                        | $V_{IN}$ | V    |
| $V_{LI}$                                    | Logic low input voltage              |                                                                                  | -0.2 |                        | 0.4      | V    |
| I <sub>HI</sub>                             | Logic high input current             |                                                                                  |      |                        | 1        | μΑ   |
| I <sub>LI</sub>                             | Logic low input current              |                                                                                  |      |                        | 1        | μA   |
| THERMAL                                     | SHUTDOWN                             |                                                                                  |      |                        | ı        |      |
| T <sub>SD</sub>                             | Shutdown temperature                 |                                                                                  |      | 160                    |          | °C   |
| T <sub>RC</sub>                             | Shutdown recovery                    |                                                                                  |      | 140                    |          | °C   |

<sup>(1)</sup> When in skip mode, output voltage can exceed  $V_{OUT}$  spec because  $V_{OUT(skip)} = V_{OUT} + 0.1$ . (2) The TPS60150 device has internal protection circuit to protect IC when  $V_{OUT}$  shorted to GND.



# 6.6 Typical Characteristics





## 7 Detailed Description

#### 7.1 Overview

The TPS60150 regulated charge pump provides a regulated output voltage for various input voltages. The TPS60150 device regulates the voltage across the flying capacitor to 2.5 V and controls the voltage drop of Q1 and Q2 while a conversion clock with 50% duty cycle drives the FETs.



Figure 3. Charging Mode

During the first half cycle, Q2 and Q3 transistors are turned on and flying capacitor, C<sub>F</sub>, will be charged to 2.5 V ideally.



Figure 4. Discharging Mode

During the second half cycle, Q1 and Q4 transistors are turned on. Capacitor  $C_F$  will then be discharged to output.

Use Equation 1 to calculate the output voltage.

$$V_{OUT} = V_{IN} - VQ1 + V(C_F) - VQ4 = V_{IN} - VQ1 + 2.5 V - VQ4 = 5 V$$
(Ideal)

The output voltage is regulated by output feedback and an internally compensated voltage control loop.



# 7.2 Functional Block Diagram



## 7.3 Feature Description

#### **7.3.1** Enable

An enable pin on the regulator is used to place the device into an energy-saving shutdown mode. In this mode, the output is disconnected from the input, and the input quiescent current is reduced to 10 µA maximum.

#### 7.3.2 Undervoltage Lockout

When the input voltage drops, the undervoltage lockout prevents misoperation by switching off the device. The converter starts operation again when the input voltage exceeds the threshold, provided the enable pin is high.

#### 7.3.3 Thermal Shutdown Protection

The regulator has thermal shutdown circuitry that protects it from damage caused by overload conditions. The thermal protection circuitry disables the output when the junction temperature reached approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is automatically reenabled. Continuously running the regulator into thermal shutdown can degrade reliability. The regulator also provides current limit to protect itself and the load.



#### 7.4 Device Functional Modes

#### 7.4.1 Soft Start

An internal soft start limits the inrush current when the device is being enabled.

#### 7.4.2 Normal Mode and Skip Mode Operation

The TPS60150 device has skip mode operation as shown in Figure 5. The TPS60150 device enters skip mode if the output voltage reaches 5 V +0.1 V and the load current is less than 8 mA (typical). In skip mode, the TPS60150 device disables the oscillator and decreases the prebias current of the output stage to reduce the power consumption. Once the output voltage dips less than the threshold voltage of 5 V +0.1 V, the TPS60150 device begins switching to increase output voltage until the output reaches 5 V +0.1 V. When the output voltage dips less than 5 V, the TPS60150 device returns to normal pulse width modulation (PWM) mode; thereby reenabling the oscillator and increasing the prebias current of the output stage to supply output current.

The skip threshold voltage and current depend on input voltage and output current conditions.



Figure 5. Normal Mode and Skip Mode Operation

## 7.4.3 Short Circuit Protection

The TPS60150 device has internal short circuit protection to protect the IC when the output is shorted to ground. To avoid damage when output is shorted to ground, the short circuit protection circuitry senses output voltage and clamps the maximum output current to 80 mA (typical).

# **Device Functional Modes (continued)**



Figure 6. Maximum Output Current Capability and Short Circuit Protection

Submit Documentation Feedback



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

Most of today's battery-powered portable electronics allow and/or require data transfer with a PC. One of the fastest data transfer protocols is through USB On-the-Go (OTG). As Figure 7 shows, the USB OTG circuitry in the portable device requires a 5-V power rail and up to 140 mA of current. The TPS60150 device may be used to provide a 5-V power rail in a battery powered system.

### 8.2 Typical Application

### 8.2.1 USB On the Go Circuitry



Figure 7. Application Circuit for OTG System

#### 8.2.1.1 Design Requirements

The design guideline provides a component selection to operate the device within the *Recommended Operating Conditions*.

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Capacitor Selection

For minimum output voltage ripple, the output capacitor ( $C_{\text{OUT}}$ ) should be a surface-mount ceramic capacitor. Tantalum capacitors generally have a higher effective series resistance (ESR) and may contribute to higher output voltage ripple. Leaded capacitors also increase ripple due to the higher inductance of the package itself. To achieve the best operation with low input voltage and high load current, the input and flying capacitors ( $C_{\text{IN}}$  and  $C_{\text{F}}$ , respectively) should also be surface-mount ceramic types.

## **Typical Application (continued)**



Figure 8. Capacitors

Generally,  $C_{FLY}$  can be calculated using Equation 2.

$$Q_{charging} = c \times v = C_{FLY} \times \Delta V_{CFLY}$$
,

$$Q_{discharging} = i_{discharge} \times t = 2 \times I_{LOAD(MAX)} \times \left(\frac{T}{2}\right), \text{ half duty.}$$
(2)

 $\text{Both equation should be same,} \quad \therefore 2 \; \times \; I_{\text{LOAD(MAX)}} \; \times \; \left(\frac{\text{T}}{2}\right) = C_{\text{FLY}} \; \times \; \Delta V_{\text{CFLY}}$ 

$$\therefore C_{\mathsf{FLY}} \geq \frac{2 \times \mathsf{I}_{\mathsf{LOAD}(\mathsf{MAX})} \times \left(\frac{\mathsf{T}}{2}\right)}{\Delta \mathsf{V}_{\mathsf{CFLY}}} = \frac{\mathsf{I}_{\mathsf{LOAD}(\mathsf{MAX})}}{\Delta \mathsf{V}_{\mathsf{CFLY}} \times f} \tag{3}$$

If  $I_{LOAD}$  = 140 mA, f = 1.5 MHZ, and  $\Delta V_{CFLY}$  = 100 mV, the minimum value of the flying capacitor should be 1  $\mu$ F. Output capacitance,  $C_{OUT}$ , is also strongly related to output ripple voltage and loop stability,

$$V_{OUT(RIPPLE)} = \frac{I_{LOAD(MAX)}}{(2 \times f \times C_{OUT})} + 2I_{LOAD(MAX)} \times ESR_{COUT}$$
(4)

The minimum output capacitance for all output levels is 2.2 µF due to control stability. Larger ceramic capacitors or low ESR capacitors can be used to lower the output ripple voltage.

Table 1. Suggested Capacitors (Input, Output, and Flying Capacitor)

| VALUE  | DIELECTRIC MATERIAL | PACKAGE SIZE | RATED VOLTAGE |
|--------|---------------------|--------------|---------------|
| 4.7 μF | X5R or X7R          | 0603         | 10 V          |
| 2.2 μF | X5R or X7R          | 0603         | 10 V          |

The efficiency of the charge pump regulator varies with the output voltage, the applied input voltage and the load current.

Use Equation 5 and Equation 6 to calculate the approximate efficiency in normal operating mode is given by:

Efficiency(%) = 
$$\frac{PD(out)}{PD(in)} \times 100 = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times I_{IN}} \times 100 , I_{IN} = 2 \times I_{OUT} + I_{Q}$$
(5)

Efficiency(%) = 
$$\frac{V_{OUT}}{2 \times V_{IN}} \times 100 \, \left(I_{IN} = 2 \times I_{OUT}\right)$$
 Quiescent current was neglected. (6)



### 8.2.1.3 Application Curves



Product Folder Links: TPS60150

Copyright © 2008-2015, Texas Instruments Incorporated





Submit Documentation Feedback

Copyright © 2008–2015, Texas Instruments Incorporated





## 8.2.2 System Example

Low-cost portable electronics with small LCD displays require a low-cost solution for providing the WLED backlight. As shown in Figure 23, the TPS60150 device can also be used to drive several WLEDs in parallel, with the help of ballast resistors.



Figure 23. Application Circuit for Driving White LEDs



# 9 Power Supply Recommendations

The TPS60150 device has no special requirements for its input power supply. The input power supply's output current must be rated according to the supply voltage, output voltage and output current of the TPS60150 device.

# 10 Layout

## 10.1 Layout Guidelines

Large transient currents flow in the VIN, VOUT, and GND traces. To minimize both input and output ripple, keep the capacitors as close as possible to the regulator using short, direct circuit traces.

## 10.2 Layout Example



Figure 24. Recommended PCB Layout

Product Folder Links: TPS60150

Copyright © 2008-2015, Texas Instruments Incorporated



# 11 Device and Documentation Support

### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

2-Jun-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TPS60150DRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CGO                  | Samples |
| TPS60150DRVT     | ACTIVE | WSON         | DRV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CGO                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

2-Jun-2016

| In no event shall TI's liabilit | v arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------|
|                                 |                                   |                                 |                                     |                              |                            |

# PACKAGE MATERIALS INFORMATION

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficusions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS60150DRVR                 | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS60150DRVR                 | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS60150DRVT                 | WSON            | DRV                | 6 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS60150DRVT                 | WSON            | DRV                | 6 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |



\*All dimensions are nominal

| 7 till difficilities die fremman |              |                 |      |      |             |            |             |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS60150DRVR                     | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS60150DRVR                     | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS60150DRVT                     | WSON         | DRV             | 6    | 250  | 210.0       | 185.0      | 35.0        |
| TPS60150DRVT                     | WSON         | DRV             | 6    | 250  | 205.0       | 200.0      | 33.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.