

SCDS236B-DECEMBER 2006-REVISED APRIL 2009

## DUAL SUPPLY, LOW ON-STATE RESISTANCE SPST CMOS ANALOG SWITCHES

#### FEATURES

- ±1-V to ±6-V Dual-Supply Operation
  - Specified ON-State Resistance:
    - 25  $\Omega$  Max With ±5-V Supply
    - 35 Ω Max With ±3.3-V Supply
    - 47 Ω Max With ±1.8-V Supply
- Specified Low OFF-Leakage Currents:
  - 5 nA at 25°C
  - 10 nA at 85°C

- Specified Low ON-Leakage Currents:
  - 5 nA at 25°C
  - 10 nA at 85°C
- Low Charge Injection: 13 pC (±5-V Supply)
- Fast Switching Speed: t<sub>ON</sub> = 85 ns, t<sub>OFF</sub> = 50 ns (±5-V Supply)
- Break-Before-Make Operation (t<sub>ON</sub> > t<sub>OFF</sub>)
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
  - 2500-V Human-Body Model (A114-F)
  - 1000-V Charged-Device Model (C101-C)
  - 250-V Machine Model (A115-A)

## **DESCRIPTION/ORDERING INFORMATION**

The TS12A4516/TS12A4517 are single pole/single throw (SPST), low-voltage, dual-supply CMOS analog switches, with very low switch ON-state resistance. The TS12A4516 is normally open (NO). The TS12A4517 is normally closed (NC).

These CMOS switches can operate continuously with a dual supplies between  $\pm 1$  V and  $\pm 6$  V [(2 V < (V<sub>+</sub> - V<sub>-</sub>) < 12 V]. Each switch can handle rail-to-rail analog signals. The OFF-leakage current maximum is only 5 nA at 25°C or 10 nA at 85°C.

For pin-compatible parts for use with single supply, see the TS12A4514/TS12A4515.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAG             | E <sup>(1)(2)</sup>                         | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|--------------------|---------------------------------------------|-----------------------|------------------|
| -40°C to 85°C  | SOIC – D           | Reel of 1500                                | TS12A4516D            | YD516            |
|                | 3010 - 0           | Reel of 2500                                | TS12A4516DR           | 10310            |
|                | SOP (SOT-23) – DBV | P (SOT-23) – DBV Reel of 3000 TS12A4516DBVR |                       | 9CL_             |
| -40 C 10 85 C  | SOIC – D           | Reel of 1500                                | TS12A4517D            | YD517            |
|                | 50IC - D           | Reel of 2500                                | TS12A4517DR           |                  |
|                | SOP (SOT-23) – DBV | Reel of 3000                                | TS12A4517DBVR         | 9CM_             |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

(2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### SCDS236B-DECEMBER 2006-REVISED APRIL 2009

-----



#### Absolute Minimum and Maximum Ratings<sup>(1)(2)</sup>

voltages referenced to 0 V

|                                                        |                                                        |                                             | MIN                  | MAX                  | UNIT  |
|--------------------------------------------------------|--------------------------------------------------------|---------------------------------------------|----------------------|----------------------|-------|
| V+                                                     | Supply voltage range                                   | -0.3                                        | 13                   | V                    |       |
| V <sub>NC</sub><br>V <sub>NO</sub><br>V <sub>COM</sub> | Analog voltage range <sup>(3)</sup>                    |                                             | V0.3                 | V <sub>+</sub> + 0.3 | V     |
| V <sub>IN</sub>                                        | Logic input range                                      | V0.3                                        | V <sub>+</sub> + 0.3 | V                    |       |
|                                                        | Continuous current into any terminal                   |                                             | ±20                  | mA                   |       |
|                                                        | Peak current, NO or COM (pulsed at 1 ms, 1             |                                             | ±30                  | mA                   |       |
|                                                        | ESD per method 3015.7                                  |                                             |                      | >2000                | V     |
|                                                        | Continuous power dissipation ( $T_{A} = 70^{\circ}C$ ) | 8-pin SOIC (derate 5.88 mW/°C above 70°C)   |                      | 471                  | mW    |
|                                                        | Continuous power dissipation $(T_A = 70 \text{ C})$    | 5-pin SOT23-5 (derate 7.1 mW/°C above 70°C) |                      | 571                  | TITVV |
| T <sub>A</sub>                                         | Operating temperature range                            | -40                                         | 85                   | °C                   |       |
| T <sub>stg</sub>                                       | Storage temperature range                              |                                             | -65                  | 150                  | °C    |
|                                                        | Lead temperature (soldering, 10 s)                     |                                             |                      | 300                  | °C    |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum

(3) Voltages exceeding V<sub>+</sub> or GND on any signal terminal are clamped by internal diodes. Limit forward-diode current to maximum current rating.



SCDS236B-DECEMBER 2006-REVISED APRIL 2009

## Electrical Characteristics for ±5-V Supply<sup>(1)</sup>

 $V_{+}$  = 4.5 V to 5.5 V,  $V_{-}$  = -4.5 V to -5.5 V,  $T_{A}$  = -40°C to 85°C (unless otherwise noted)

| PARAMETER                          | SYMBOL                                               | TEST CONDITIONS                                                                                                    | TA   | MIN TYP <sup>(2)</sup> | MAX           | UNIT |  |
|------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------------------------|---------------|------|--|
| Analog Switch                      |                                                      |                                                                                                                    |      |                        |               |      |  |
| Analog signal range                | V <sub>COM</sub> , V <sub>NO</sub> , V <sub>NC</sub> |                                                                                                                    |      | V_                     | V+            | V    |  |
|                                    |                                                      | V <sub>+</sub> = 4.5 V, V <sub>-</sub> = -4.5 V,                                                                   | 25°C | 12                     | 20            | _    |  |
| ON-state resistance                | r <sub>on</sub>                                      | $V_{COM} = 3.5 V,$<br>$I_{COM} = 20 mA$                                                                            | Full |                        | 25            | Ω    |  |
| ON-state resistance                |                                                      | $V_{+} = 4.5 V, V_{-} = -4.5 V,$                                                                                   | 25°C | 1.2                    | 2.5           | 0    |  |
| flatness                           | r <sub>on(flat)</sub>                                | $V_{COM} = -3.5 V, 0 V, 3.5 V,$<br>$I_{COM} = 20 mA$                                                               | Full |                        | 3             | Ω    |  |
| NO, NC                             | I <sub>NO(OFF)</sub> ,                               | $V_{+} = 5.5 V, V_{-} = -5.5 V,$                                                                                   | 25°C |                        | 5             | ~ ^  |  |
| OFF leakage current <sup>(3)</sup> | I <sub>NC(OFF)</sub>                                 | $V_{COM} = 4.5 \text{ V},$<br>$V_{NO} \text{ or } V_{NC} = -4.5 \text{ V}$                                         | Full |                        | 10            | nA   |  |
| СОМ                                |                                                      | $V_{+} = 5.5 V, V_{-} = -5.5 V,$                                                                                   | 25°C |                        | 5             | A    |  |
| OFF leakage current <sup>(3)</sup> | ICOM(OFF)                                            | $V_{COM} = -4.5 \text{ V},$<br>$V_{NO} \text{ or } V_{NC} = 4.5 \text{ V}$                                         | Full |                        | 10            | nA   |  |
| СОМ                                |                                                      | $V_{+} = 5.5 V, V_{-} = -5.5 V,$                                                                                   | 25°C |                        | 5             |      |  |
| ON leakage current <sup>(3)</sup>  | I <sub>COM(ON)</sub>                                 | $V_{COM} = 5.5 V,$<br>$V_{NO} \text{ or } V_{NC} = \text{open}$                                                    | Full |                        | 10            | nA   |  |
| Digital Control Input (IN)         |                                                      |                                                                                                                    |      |                        |               |      |  |
| Input logic high                   | V <sub>IH</sub>                                      |                                                                                                                    | Full | V <sub>+</sub> – 1.5   |               | V    |  |
| Input logic low                    | V <sub>IL</sub>                                      |                                                                                                                    | Full | V_                     | $V_{+} - 3.5$ | V    |  |
| Input leakage current              | I <sub>IH</sub> , I <sub>IL</sub>                    | $V_{IN} = V_+, 0 V$                                                                                                | Full |                        | 0.010         | μA   |  |
| Dynamic                            |                                                      |                                                                                                                    |      |                        |               |      |  |
| Turn-on time                       | t <sub>ON</sub>                                      | See Figure 2                                                                                                       | 25°C | 58                     | 75            | ns   |  |
| rum-on ume                         |                                                      | See Figure 2                                                                                                       | Full |                        | 85            | 115  |  |
| Turn-off time                      | taaa                                                 | See Figure 2                                                                                                       | 25°C | 28                     | 45            | ns   |  |
|                                    | t <sub>OFF</sub>                                     | See Figure 2                                                                                                       | Full |                        | 50            | 115  |  |
| Charge injection <sup>(4)</sup>    | Q <sub>C</sub>                                       | $\begin{array}{l} C_L = 1 \text{ nF},  V_{NO} = 0 \text{ V}, \\ R_S = 0  \Omega, \text{ See Figure 1} \end{array}$ | 25°C | -13                    |               | рС   |  |
| NO, NC<br>OFF capacitance          | C <sub>NO(OFF)</sub> ,<br>C <sub>NC(OFF)</sub>       | f = 1 MHz, See Figure 4                                                                                            | 25°C | 5.5                    |               | pF   |  |
| COM<br>OFF capacitance             | C <sub>COM(OFF)</sub>                                | f = 1 MHz, See Figure 4                                                                                            | 25°C | 5.5                    |               | pF   |  |
| COM<br>ON capacitance              | C <sub>COM(ON)</sub>                                 | f = 1 MHz, See Figure 4                                                                                            | 25°C | 16                     |               | pF   |  |
| Digital input capacitance          | CI                                                   | V <sub>IN</sub> = V <sub>+</sub> , 0 V                                                                             | 25°C | 1.5                    |               | pF   |  |
| Bandwidth                          | BW                                                   | $R_L = 50 \Omega, C_L = 15 pF,$<br>V <sub>NO</sub> = 1 V <sub>RMS</sub> , f = 100 kHz                              | 25°C | 464                    |               | MHz  |  |
| OFF isolation                      | O <sub>ISO</sub>                                     | $R_L = 50 \Omega, C_L = 15 pF,$<br>V <sub>NO</sub> = 1 V <sub>RMS</sub> , f = 1 MHz                                | 25°C | -83                    |               | dB   |  |
| Total harmonic distortion          | THD                                                  | $R_L = 600 \Omega$ , $C_L = 15 pF$ ,<br>V <sub>NO</sub> = 1 V <sub>RMS</sub> , f = 20 kHz                          | 25°C | 0.07                   |               | %    |  |
| Supply                             | 1                                                    |                                                                                                                    | 1    | 1                      |               |      |  |
| N/ 1                               |                                                      |                                                                                                                    | 25°C |                        | 70            |      |  |
| V <sub>+</sub> supply current      | I+                                                   | $V_{IN} = 0 V \text{ or } V_+$                                                                                     | Full |                        | 80            | μA   |  |
|                                    |                                                      |                                                                                                                    | 25°C | -70                    |               |      |  |
| V_ supply current                  | I_                                                   | $V_{IN} = 0 V \text{ or } V_+$                                                                                     | Full | -80                    |               | μA   |  |

(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

Typical values are at  $T_A = 25^{\circ}C$ . (2)

(3) (4) Leakage parameters are 100% tested at maximum-rated hot operating temperature, and are ensured by correlation at 25°C.

Specified by design, not production tested

SCDS236B-DECEMBER 2006-REVISED APRIL 2009

### Electrical Characteristics for ±3.3-V Supply<sup>(1)</sup>

 $V_{+}$  = 3.0 V to 3.6 V,  $V_{-}$  = –3.0 V to –3.6,  $T_{A}$  = –40°C to 85°C (unless otherwise noted)

| PARAMETER                          | SYMBOL                                               | TEST CONDITIONS                                                                                                   | T <sub>A</sub> | MIN                  | TYP <sup>(2)</sup> | MAX            | UNIT |  |
|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------|----------------------|--------------------|----------------|------|--|
| Analog Switch                      |                                                      |                                                                                                                   |                |                      |                    |                |      |  |
| Analog signal range                | V <sub>COM</sub> , V <sub>NO</sub> , V <sub>NC</sub> |                                                                                                                   |                | V_                   |                    | V <sub>+</sub> | V    |  |
|                                    |                                                      | V <sub>+</sub> = 3.0 V, V <sub>-</sub> = -3.0 V,                                                                  | 25°C           |                      | 17                 | 25             |      |  |
| ON-state resistance                | r <sub>on</sub>                                      | $V_{COM} = 3 V,$<br>$I_{COM} = 20 mA$                                                                             | Full           |                      |                    | 35             | Ω    |  |
| ON-state resistance                | <b>r</b>                                             | $V_{COM} = -2 V, 0 V, 2 V,$                                                                                       | 25°C           |                      | 1.5                | 3              | Ω    |  |
| flatness                           | r <sub>on(flat)</sub>                                | $I_{COM} = 20 \text{ mA}$                                                                                         | Full           |                      |                    | 4              | 32   |  |
| NO, NC                             | I <sub>NO(OFF),</sub>                                | $V_{+} = 3.6 V, V_{-} = -3.6 V,$                                                                                  | 25°C           |                      |                    | 5              |      |  |
| OFF leakage current <sup>(3)</sup> | I <sub>NC(OFF)</sub>                                 | $V_{COM} = 3 V,$<br>$V_{NO} \text{ or } V_{NC} = -3 V$                                                            | Full           |                      |                    | 10             | nA   |  |
| СОМ                                |                                                      | $V_{+} = 3.6 V, V_{-} = -3.6 V,$                                                                                  | 25°C           |                      |                    | 5              | 0    |  |
| OFF leakage current <sup>(3)</sup> | I <sub>COM(OFF)</sub>                                | $V_{COM} = -3 V,$<br>$V_{NO} \text{ or } V_{NC} = 3 V$                                                            | Full           |                      |                    | 10             | nA   |  |
| СОМ                                |                                                      | $V_{+} = 3.6 V, V_{-} = -3.6 V,$                                                                                  | 25°C           |                      |                    | 5              | 0    |  |
| ON leakage current <sup>(3)</sup>  | I <sub>COM</sub> (ON)                                | $V_{COM} = 3.6 V,$<br>$V_{NO} \text{ or } V_{NC} = \text{open}$                                                   | Full           |                      |                    | 10             | nA   |  |
| Digital Control Input (IN)         |                                                      |                                                                                                                   |                |                      |                    |                |      |  |
| Input logic high                   | V <sub>IH</sub>                                      |                                                                                                                   | Full           | V <sub>+</sub> – 1.5 |                    |                | V    |  |
| Input logic low                    | V <sub>IL</sub>                                      |                                                                                                                   | Full           | V_                   |                    | $V_{+} - 3.5$  | V    |  |
| Input leakage current              | I <sub>IH</sub> , I <sub>IL</sub>                    | $V_{IN} = V_+, 0 V$                                                                                               | Full           |                      |                    | 0.01           | μA   |  |
| Dynamic                            |                                                      |                                                                                                                   |                |                      |                    |                |      |  |
| Turn-on time                       | t <sub>ON</sub>                                      | soo Figuro 2                                                                                                      | 25°C           |                      | 65                 | 85             | nc   |  |
|                                    |                                                      | see Figure 2                                                                                                      | Full           |                      |                    | 95             | ns   |  |
| Turne off times                    | +                                                    |                                                                                                                   | 25°C           |                      | 37                 | 60             | 20   |  |
| Turn-off time                      | toff                                                 | see Figure 2                                                                                                      | Full           |                      |                    | 70             | ns   |  |
| Charge injection <sup>(4)</sup>    | Q <sub>C</sub>                                       | $\begin{array}{l} C_L = 1 \text{ nF}, V_{NO} = 0 \text{ V}, \\ R_S = 0 \Omega, \text{ See Figure 1} \end{array}$  | 25°C           |                      | -7.5               |                | рС   |  |
| NO, NC<br>OFF capacitance          | $C_{NO(OFF)} C_{NC(OFF)}$                            | f = 1 MHz, See Figure 4                                                                                           | 25°C           |                      | 5.5                |                | pF   |  |
| COM<br>OFF capacitance             | C <sub>COM(OFF)</sub>                                | f = 1 MHz, See Figure 4                                                                                           | 25°C           |                      | 5.5                |                | pF   |  |
| COM<br>ON capacitance              | C <sub>COM(ON)</sub>                                 | f = 1 MHz, See Figure 4                                                                                           | 25°C           |                      | 16                 |                | pF   |  |
| Digital input capacitance          | CI                                                   | V <sub>IN</sub> = V <sub>+</sub> , 0 V                                                                            | 25°C           |                      | 1.5                |                | pF   |  |
| Bandwidth                          | BW                                                   | $R_L = 50 \Omega, C_L = 15 pF,$<br>V <sub>NO</sub> = 1 V <sub>RMS</sub> , f = 100 kHz                             | 25°C           |                      | 464                |                | MHz  |  |
| OFF isolation                      | O <sub>ISO</sub>                                     | $ \begin{array}{l} R_{L} = 50 \ \Omega, \ C_{L} = 15 \ pF, \\ V_{NO} = 1 \ V_{RMS}, \ f = 100 \ kHz \end{array} $ | 25°C           |                      | -83                |                | dB   |  |
| Total harmonic distortion          | THD                                                  |                                                                                                                   | 25°C           |                      | 0.10               |                | %    |  |
| Supply                             |                                                      |                                                                                                                   |                |                      |                    |                |      |  |
|                                    |                                                      |                                                                                                                   | 25°C           |                      |                    | 40             | μΑ   |  |
| V <sub>+</sub> supply current      | I+                                                   | $V_{IN} = 0 V \text{ or } V_+$                                                                                    | Full           |                      |                    | 45             |      |  |
|                                    |                                                      |                                                                                                                   |                | -40                  |                    |                |      |  |
| V_ supply current                  | I_                                                   | $V_{IN} = 0 V \text{ or } V_+$                                                                                    | Full           | 45                   |                    |                | μA   |  |

(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

Typical values are at  $T_A = 25^{\circ}C$ . (2)

4

(3) Leakage parameters are 100% tested at maximum-rated hot operating temperature, and are ensured by correlation at 25°C.
 (4) Specified by design, not production tested



SCDS236B-DECEMBER 2006-REVISED APRIL 2009

#### www.ti.com

## Electrical Characteristics for ±1.8-V Supply<sup>(1)</sup>

V<sub>+</sub> = 1.65 V to 1.95 V, V<sub>-</sub> = -1.65 V to -1.95 V, T<sub>A</sub> =  $-40^{\circ}$ C to  $85^{\circ}$ C (unless otherwise noted)

| PARAMETER                          | SYMBOL                                               | TEST CONDITIONS                                                                                                     | TA   | MIN                  | TYP <sup>(2)</sup> | MAX                  | UNIT |  |
|------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|----------------------|--------------------|----------------------|------|--|
| Analog Switch                      |                                                      |                                                                                                                     | Ļ    |                      |                    | 1                    |      |  |
| Analog signal range                | V <sub>COM</sub> , V <sub>NO</sub> , V <sub>NC</sub> |                                                                                                                     |      | V_                   |                    | V <sub>+</sub>       | V    |  |
|                                    |                                                      | V <sub>+</sub> = 1.65 V, V <sub>-</sub> = -1.65 V,                                                                  | 25°C |                      | 28                 | 40                   |      |  |
| ON-state resistance                | r <sub>on</sub>                                      | $V_{COM} = 0 V,$<br>$I_{COM} = 20 mA$                                                                               | Full |                      |                    | 47                   | Ω    |  |
| ON-state resistance                |                                                      | V <sub>+</sub> = 1.65 V, V <sub>-</sub> = -1.65 V,                                                                  | 25°C |                      | 9                  | 13                   | •    |  |
| flatness                           | r <sub>on(flat)</sub>                                | V <sub>COM</sub> = -1.8 V, 0 V, 1.5 V,<br>I <sub>COM</sub> = 20 mA                                                  | Full |                      |                    | 15                   | Ω    |  |
| NO, NC                             | I <sub>NO(OFF)</sub> ,                               | V <sub>+</sub> = 1.95 V, V <sub>-</sub> = -1.95 V,                                                                  | 25°C |                      |                    | 5                    |      |  |
| OFF leakage current <sup>(3)</sup> | INC(OFF)                                             | $V_{COM} = 1.65 \text{ V},$<br>$V_{NO} \text{ or } V_{NC} = -1.65 \text{ V}$                                        | Full |                      |                    | 10                   | nA   |  |
| СОМ                                |                                                      | V <sub>+</sub> = 1.95 V, V <sub>-</sub> = -1.95 V,                                                                  | 25°C |                      |                    | 5                    |      |  |
| OFF leakage current <sup>(3)</sup> | ICOM(OFF)                                            | $V_{COM} = -1.65 \text{ V},$<br>$V_{NO} \text{ or } V_{NC} = 1.65 \text{ V}$                                        | Full |                      |                    | 10                   | nA   |  |
| СОМ                                |                                                      | V <sub>+</sub> = 1.95 V, V <sub>-</sub> = -1.95 V,                                                                  | 25°C |                      |                    | 5                    | _    |  |
| ON leakage current <sup>(3)</sup>  | I <sub>COM(ON)</sub>                                 | $V_{COM} = 1.95 V,$<br>$V_{NO} \text{ or } V_{NC} = \text{ open}$                                                   | Full |                      |                    | 10                   | nA   |  |
| Digital Control Input (IN)         |                                                      |                                                                                                                     |      |                      |                    |                      |      |  |
| Input logic high                   | V <sub>IH</sub>                                      |                                                                                                                     | Full | V <sub>+</sub> – 1.5 |                    |                      | V    |  |
| Input logic low                    | V <sub>IL</sub>                                      |                                                                                                                     | Full | V_                   |                    | V <sub>+</sub> – 3.5 | V    |  |
| Input leakage current              | I <sub>IH</sub> , I <sub>IL</sub>                    | $V_{IN} = V_+, 0 V$                                                                                                 | Full |                      |                    | 0.01                 | μA   |  |
| Dynamic                            |                                                      |                                                                                                                     |      |                      |                    |                      |      |  |
| Turn-on time <sup>(4)</sup>        | t <sub>ON</sub>                                      | Soo Figuro 2                                                                                                        | 25°C |                      | 90                 | 120                  | 20   |  |
|                                    |                                                      | See Figure 2                                                                                                        | Full |                      |                    | 150                  | ns   |  |
| Turn-off time <sup>(4)</sup>       | +                                                    | See Figure 2                                                                                                        | 25°C |                      | 95                 | 150                  | 200  |  |
|                                    | t <sub>OFF</sub>                                     | See Figure 2                                                                                                        | Full |                      |                    | 200                  | ns   |  |
| Charge injection <sup>(4)</sup>    | Q <sub>C</sub>                                       | C <sub>L</sub> = 1 nF, See Figure 1                                                                                 | 25°C |                      | -3.5               |                      | рС   |  |
| NO, NC<br>OFF capacitance          | C <sub>NO(OFF)</sub> ,<br>C <sub>NC(OFF)</sub>       | f = 1 MHz, See Figure 4                                                                                             | 25°C |                      | 6                  |                      | pF   |  |
| COM<br>OFF capacitance             | C <sub>COM(OFF)</sub>                                | f = 1 MHz, See Figure 4                                                                                             | 25°C |                      | 6                  |                      | pF   |  |
| COM<br>ON capacitance              | C <sub>COM(ON)</sub>                                 | f = 1 MHz, See Figure 4                                                                                             | 25°C |                      | 14.5               |                      | pF   |  |
| Digital input capacitance          | CI                                                   | $V_{IN} = V_+, 0 V$                                                                                                 | 25°C |                      | 1.5                |                      | pF   |  |
| Bandwidth                          | BW                                                   | $R_L = 50 \Omega, C_L = 15 pF,$<br>V <sub>NO</sub> = 1 V <sub>RMS</sub> , f = 100 kHz                               | 25°C |                      | 464                |                      | MHz  |  |
| OFF isolation                      | O <sub>ISO</sub>                                     | $\begin{aligned} R_{L} &= 50 \ \Omega, \ C_{L} &= 15 \ pF, \\ V_{NO} &= 1 \ V_{RMS}, \ f &= 1 \ MHz \end{aligned}$  | 25°C |                      | -83                |                      | dB   |  |
| Total harmonic distortion          | THD                                                  | $ \begin{array}{l} R_{L} = 600 \; \Omega,  C_{L} = 50 \; pF, \\ V_{NO} = 1 \; V_{RMS},  f = 20 \; kHz \end{array} $ | 25°C |                      | 0.37               |                      | %    |  |
| Supply                             |                                                      |                                                                                                                     |      |                      |                    |                      |      |  |
|                                    |                                                      |                                                                                                                     | 25°C |                      |                    | 20                   |      |  |
| V <sub>+</sub> supply current      | I+                                                   | $V_{IN} = 0 V \text{ or } V_+$                                                                                      | Full |                      |                    | 30                   | μA   |  |
|                                    |                                                      |                                                                                                                     | 25°C | -20                  |                    |                      |      |  |
| V_ supply current                  | I_                                                   | $V_{IN} = 0 V \text{ or } V_+$                                                                                      | Full | -30                  |                    |                      | μA   |  |

The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. (1)

(2) Typical values are at  $T_A = 25^{\circ}C$ .

(2) (3) (4) Leakage parameters are 100% tested at maximum-rated hot operating temperature, and are ensured by correlation at 25°C.

Specified by design, not production tested

5

## PIN DESCRIPTION<sup>(1)</sup>

|         | PIN       | I NO.             |        |                |                                            |  |  |  |
|---------|-----------|-------------------|--------|----------------|--------------------------------------------|--|--|--|
| TS12    | TS12A4516 |                   | 2A4517 | NAME           | DESCRIPTION                                |  |  |  |
| D, P    | SOT23-5   | 23-5 D, P SOT23-5 |        |                |                                            |  |  |  |
| 1       | 1         | 1                 | 1      | COM            | Common                                     |  |  |  |
| 2, 3, 5 | -         | 2, 3, 5           | -      | N.C.           | No connect (not internally connected)      |  |  |  |
| 4       | 5         | 4                 | 5      | V <sub>+</sub> | Positive power supply                      |  |  |  |
| 6       | 4         | 6                 | 4      | IN             | Digital control to connect COM to NO or NC |  |  |  |
| 7       | 3         | 7                 | 3      | V_             | Negative power supply                      |  |  |  |
| 8       | 2         | -                 | -      | NO             | Normally open                              |  |  |  |
| -       | -         | 8                 | 2      | NC             | Normally closed                            |  |  |  |

(1) NO, NC, and COM pins are identical and interchangeable. Any may be considered as an input or an output; signals pass in both directions.

6

Copyright © 2006–2009, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

SCDS236B-DECEMBER 2006-REVISED APRIL 2009

### **APPLICATION INFORMATION**

#### Power-Supply Considerations

The TS12A4516 and TS12A4517 operate with power-supply voltages from  $\pm 1$  V to  $\pm 6$  V [(2 V < (V<sub>+</sub> - V<sub>-</sub>) < 12 V], but are tested and specified at  $\pm 5$ V,  $\pm 3.3$ V, and  $\pm 1.8$ V supplies. The pin-compatible TS12A4514 and TS12A4515 are recommended for use when only a single supply is desirable.

The TS12A4516 and TS12A4517 construction is typical of most CMOS analog switches, except that they have only two supply pins:  $V_+$  and  $V_-$ .  $V_+$  and  $V_-$  drive the internal CMOS switches and set their analog voltage limits. Reverse ESD-protection diodes are internally connected between each analog-signal pin and both  $V_+$  and  $V_-$ . One of these diodes conducts if any analog signal exceeds  $V_+$  or  $V_-$ .

Virtually all the analog leakage current comes from the ESD diodes to  $V_+$  or  $V_-$ . Although the ESD diodes on a given signal pin are identical and, therefore, fairly well balanced, they are reverse biased differently. Each is biased by either  $V_+$  or  $V_-$  and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the  $V_+$  and  $V_-$  pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity.

 $V_+$  and  $V_-$  also power the internal logic and logic-level translators. The logic-level translators convert the logic levels to switched  $V_+$  and  $V_-$  signals to drive the analog signal gates.

#### **Logic-Level Thresholds**

Since these parts have no ground pin, the logic-level threshold is referenced to V<sub>+</sub>. The threshold limits are V<sub>+</sub> -1.5 V and V<sub>+</sub> -3.5 V for V<sub>+</sub> levels between 6 V and 3 V. When V<sub>+</sub> = 2 V, the logic threshold is approximately 0.6 V.

#### CAUTION:

Do not connect the TS12A4516/TS12A4517 V<sub>+</sub> to 3 V and then connect the logic-level pins to logic-level signals that operate from 5-V supply. TTL levels can exceed 3 V and violate the absolute maximum ratings, damaging the part and/or external circuits.

#### **Test Circuits/Timing Diagrams**





 $\Delta V_{OUT}$  is the measured voltage due to charge transfer error Q when the channel turns off.

 $Q = \Delta V_{OUT} \times C_L$ 

#### Figure 1. Charge Injection

## TS12A4516, TS12A4517



www.ti.com

#### SCDS236B-DECEMBER 2006-REVISED APRIL 2009



**Figure 2. Switching Times** 



Measurements are standardized against short at socket terminals. OFF isolation is measured between COM and OFF terminals on each switch. ON loss is measured between COM and ON terminals on each switch. Signal direction through switch is reversed; worst values are recorded. OFF location = 20log  $\frac{V_{OUT}}{V_{IN}}$  ON Loss = 20log  $\frac{V_{OUT}}{V_{IN}}$ 







8



10-Jun-2014

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| TS12A4516D       | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | YD516                   | Samples |
| TS12A4516DBVR    | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | (9CLA ~ 9CLM)           | Samples |
| TS12A4516DG4     | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | YD516                   | Samples |
| TS12A4516DR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | YD516                   | Samples |
| TS12A4517D       | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | YD517                   | Samples |
| TS12A4517DBVR    | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | (9CMA ~ 9CMM)           | Samples |
| TS12A4517DG4     | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | YD517                   | Samples |
| TS12A4517DR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | YD517                   | Samples |
| TS12A4517DRG4    | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | YD517                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)



## PACKAGE OPTION ADDENDUM

10-Jun-2014

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |        |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|--------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      |        | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TS12A4516DBVR               | SOT-23 | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TS12A4516DR                 | SOIC   | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TS12A4517DR                 | SOIC   | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Aug-2017



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS12A4516DBVR | SOT-23       | DBV             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| TS12A4516DR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| TS12A4517DR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

## DBV 5

# **GENERIC PACKAGE VIEW**

# SOT-23 - 1.45 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated