

www.ti.com

SLLS324J-DECEMBER 1998-REVISED JULY 2009

# HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS

#### FEATURES

- Low-Voltage Differential 50-Ω Line Drivers and Receivers
- **Typical Full-Duplex Signaling Rates of 100** Mbps (See Table 1)
- **Bus-Terminal ESD Exceeds 12 kV** .
- **Operates From a Single 3.3-V Supply**
- Low-Voltage Differential Signaling With Typical Output Voltages of 340 mV With a 50- $\Omega$  Load
- Valid Output With as Little as 50-mV Input Voltage Difference
- Propagation Delay Times
  - Driver: 1.7 ns Typical
  - Receiver: 3.7 ns Typical
- Power Dissipation at 200 MHz
  - Driver: 50 mW Typical
  - Receiver: 60 mW Typical
- LVTTL Input Levels Are 5-V Tolerant
- Driver Is High Impedance When Disabled or With  $V_{CC} < 1.5 V$
- **Receiver Has Open-Circuit Failsafe**

### DESCRIPTION

The SN65LVDM179, SN65LVDM180, SN65LVDM050, and SN65LVDM051 are differential line drivers and receivers that use low-voltage differential signaling (LVDS) to achieve high signaling rates. These circuits are similar to TIA/EIA-644 standard compliant devices (SN65LVDS) counterparts, except that the output current of the drivers is doubled. This modification provides a minimum differential output voltage magnitude of 247 mV across a 50- $\Omega$  load simulating two transmission lines in parallel. This allows having data buses with more than one driver or with two line termination resistors. The receivers detect a voltage difference of 50 mV with up to 1 V of ground potential difference between a transmitter and receiver.

The intended application of these devices and signaling techniques is point-to-point half duplex, baseband data transmission over a controlled impedance media of 100 approximately Ω characteristic impedance.





SN65LVDM179D (Marked as DM179 or LVM179)

| (IOP              | VIEVV)             | . 14                                   |
|-------------------|--------------------|----------------------------------------|
| 1B 🚺 1            | 16 V <sub>CC</sub> | $1D \frac{15}{13} \frac{14}{12}$       |
| 1A [ 2            | 15 1D              | $DE \stackrel{12}{\longrightarrow} 10$ |
| 1R 🛛 3<br>RE 🛛 4  | 14 1Y<br>13 1Z     | $2D \xrightarrow{9} 11 \frac{2Y}{2Z}$  |
| 2R [ 5            | 12 DE              | 2                                      |
| 2A 🛛 6            | 11 2Z              | $1R \xrightarrow{3} 1$                 |
| 2B 🛛 7<br>GND 🗍 8 | 10 2Y<br>9 2D      |                                        |
|                   | 9 20               | 5 2A                                   |
|                   |                    | 2R - 7<br>2B                           |

.



| (10     | F VIEVV)           | $45$ N $-\frac{14}{14}$ av |
|---------|--------------------|----------------------------|
| 1B 🚺 1  | 16 V <sub>CC</sub> | $1D \frac{15}{12}$         |
| 1A 🛛 2  | 15 🛛 1D            | 1DE 2                      |
| 1R [ 3  | 14 🛛 1Y            | $1R \xrightarrow{3} 1$     |
| 1DE [ 4 | 13 🛛 1Z            | ··· ↓0—1B                  |
| 2R 🛛 5  | 12 2DE             | 10                         |
| 2A [ 6  | 11 🛛 2Z            | 2D 9 11 2Y                 |
| 2B 🛛 7  | 10 2Y              | 12 p 2Z                    |
| GND 🛛 8 | 9 🛛 2D             | 2DE6 2A                    |
|         |                    | $2R \xrightarrow{7} 2B$    |
|         |                    |                            |

A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLLS324J-DECEMBER 1998-REVISED JULY 2009





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **DESCRIPTION (CONTINUED)**

The transmission media may be printed-circuit board traces, backplanes, or cables. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other application-specific characteristics.

The SN65LVDM179, SN65LVDM180, SN65LVDM050, and SN65LVDM051 are characterized for operation from -40°C to 85°C.

| Part Number | All Buffers Active | Rx Buffer Only | Tx Buffer Only |
|-------------|--------------------|----------------|----------------|
| SN65LVDM179 | 150 Mbps           | 150 Mbps       | 500 Mbps       |
| SN65LVDM180 | 150 Mbps           | 150 Mbps       | 500 Mbps       |
| SN65LVDM050 | 100 Mbps           | 100 Mbps       | 400 Mbps       |
| SN65LVDM051 | 100 Mbps           | 100 Mbps       | 400 Mbps       |

#### Table 1. Maximum Recommended Operating Speeds

| T <sub>A</sub> | PACKAGE              |                        |                       |  |
|----------------|----------------------|------------------------|-----------------------|--|
|                | SMALL OUTLINE<br>(D) | SMALL OUTLINE<br>(DGK) | SMALL OUTLINE<br>(PW) |  |
|                | SN65LVDM050D         | —                      | SN65LVDM050PW         |  |
| 40%C to 95%C   | SN65LVDM051D         | —                      | SN65LVDM051PW         |  |
| –40°C to 85°C  | SN65LVDM179D         | SN65LVDM179DGK         | —                     |  |
|                | SN65LVDM180D         | —                      | SN65LVDM180PW         |  |

#### **AVAILABLE OPTIONS**

#### **FUNCTION TABLES**

#### SN65LVDM179 RECEIVER

| INPUTS                          | OUTPUT <sup>(1)</sup> |
|---------------------------------|-----------------------|
| $V_{ID} = V_A - V_B$            | R                     |
| V <sub>ID</sub> ≥ 50 mV         | Н                     |
| 50 MV < V <sub>ID</sub> < 50 mV | ?                     |
| V <sub>ID</sub> ≤ –50 mV        | L                     |
| Open                            | Н                     |

(1) H = high level, L = low level, ? = indeterminate

#### SN65LVDM179 DRIVER

| INPUT <sup>(1)</sup> | OUTPUTS <sup>(1)</sup> |   |  |
|----------------------|------------------------|---|--|
| D                    | Y                      | Z |  |
| L                    | L                      | Н |  |
| Н                    | Н                      | L |  |
| Open                 | L                      | Н |  |

(1) H = high level, L = low level

Submit Documentation Feedback

Copyright © 1998–2009, Texas Instruments Incorporated

Product Folder Link(s): SN65LVDM179 SN65LVDM180 SN65LVDM050 SN65LVDM051

SLLS324J-DECEMBER 1998-REVISED JULY 2009



www.ti.com

| INPUTS <sup>(1)</sup>           |    | OUTPUT <sup>(1)</sup> |
|---------------------------------|----|-----------------------|
| $V_{ID} = V_A - V_B$            | RE | R                     |
| V <sub>ID</sub> ≥ 50 mV         | L  | Н                     |
| 50 MV < V <sub>ID</sub> < 50 mV | L  | ?                     |
| V <sub>ID</sub> ≤ –50 mV        | L  | L                     |
| Open                            | L  | Н                     |
| X                               | Н  | Z                     |

#### SN65LVDM180, SN65LVDM050, and SN65LVDM051 RECEIVER

(1) H = high level, L = low level, Z = high impedance, X = don't care

#### SN65LVDM180, SN65LVDM050, and SN65LVDM051 DRIVER

| INPU | TS <sup>(1)</sup> | OUTPUTS <sup>(1)</sup> |   |  |
|------|-------------------|------------------------|---|--|
| D    | DE                | Y                      | Z |  |
| L    | Н                 | L                      | Н |  |
| Н    | Н                 | Н                      | L |  |
| Open | Н                 | L                      | Н |  |
| Х    | L                 | Z                      | Z |  |

(1) H = high level, L = low level, Z = high impedance, X = don't care

#### EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS



3

SLLS324J-DECEMBER 1998-REVISED JULY 2009

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                     |                                     | UNIT                         |
|-----------------|-------------------------------------|-------------------------------------|------------------------------|
| V <sub>CC</sub> | Supply voltage range <sup>(2)</sup> |                                     | –0.5 V to 4 V                |
|                 | Valtaga ranga                       | D, R, DE, RE                        | –0.5 V to 6 V                |
|                 | Voltage range                       | Y, Z, A, and B                      | –0.5 V to 4 V                |
|                 | Electrostatia discharge             | Y, Z, A, B , and GND <sup>(3)</sup> | CLass 3, A:12 kV, B:600 V    |
|                 | Electrostatic discharge             | All                                 | Class 3, A:7 kV, B:500 V     |
|                 | Continuous power dissipa            | ation                               | See Dissipation Rating Table |
|                 | Storage temperature range           |                                     | –65°C to 150°C               |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

(3) Tested in accordance with MIL-STD-883C Method 3015.7.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C <sup>(1)</sup> | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|
| D(8)    | 635 mW                                | 5.1 mW/°C                                                     | 330 mW                                |
| D(14)   | 987 mW                                | 7.9 mW/°C                                                     | 513 mW                                |
| D(16)   | 1110 mW                               | 8.9 mW/°C                                                     | 577 mW                                |
| DGK     | 424 mW                                | 3.4 mW/°C                                                     | 220 mW                                |
| PW (14) | 736 mW                                | 5.9 mW/°C                                                     | 383 mW                                |
| PW (16) | 839 mW                                | 6.7 mW/°C                                                     | 437 mW                                |

(1) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

### **RECOMMENDED OPERATING CONDITIONS**

|                 |                                          | MIN | NOM                  | MAX                        | UNIT |
|-----------------|------------------------------------------|-----|----------------------|----------------------------|------|
| $V_{CC}$        | Supply voltage                           | 3   | 3.3                  | 3.6                        | V    |
| Vo              | Driver output voltage                    | 0   |                      | 2.4                        | V    |
| VIH             | High-level input voltage                 | 2   |                      |                            | V    |
| VIL             | Low-level input voltage                  |     |                      | 0.8                        | V    |
| V <sub>ID</sub> | Magnitude of differential input voltage  | 0.1 |                      | 0.6                        | V    |
| V <sub>IC</sub> | Common-mode input voltage (see Figure 6) |     |                      | $2.4 - \frac{ V_{ D} }{2}$ | V    |
|                 |                                          |     | V <sub>CC</sub> -0.8 |                            |      |
| T <sub>A</sub>  | Operating free-air temperature           | —40 |                      | 85                         | °C   |

Submit Documentation Feedback

Product Folder Link(s): SN65LVDM179 SN65LVDM180 SN65LVDM050 SN65LVDM051

4



www.ti.com



SLLS324J-DECEMBER 1998-REVISED JULY 2009

www.ti.com

#### **DEVICE ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER      |                   | TEST CONDITIONS                                                              | MIN | TYP <sup>(1)</sup> | MAX | UNIT       |
|-------------------|----------------|-------------------|------------------------------------------------------------------------------|-----|--------------------|-----|------------|
|                   |                | SN65LVDM179       | No receiver load, driver $R_L = 50 \Omega$                                   |     | 10                 | 15  | mA         |
|                   |                |                   | Driver and receiver enabled, no receiver load, driver $R_L$ = 50 $\Omega$    |     | 10                 | 15  |            |
|                   |                | SN65LVDM180       | Driver enabled, receiver disabled, $R_L = 50 \Omega$                         |     | 9                  | 13  | mA         |
|                   |                |                   | Driver disabled, receiver enabled, no load                                   |     | 1.7                | 5   |            |
|                   | Supply current |                   | Disabled                                                                     |     | 0.5                | 2   |            |
| I <sub>CC</sub> S |                | Supply current    | Drivers and receivers enabled, no receiver loads, driver $R_L$ = 50 $\Omega$ |     | 19                 | 27  |            |
|                   |                |                   | Drivers enabled, receivers disabled, $R_L = 50 \ \Omega$                     |     | 16                 | 24  | mA         |
|                   |                |                   | Drivers disabled, receivers enabled, no loads                                |     | 4                  | 6   |            |
|                   |                |                   | Disabled                                                                     |     | 0.5                | 1   |            |
|                   |                | SN65LVDM051       | Drivers enabled, no receiver loads, driver $R_L = 50 \Omega$                 |     | 19                 | 27  | <b>~</b> ^ |
|                   |                | SINUSE V DIVIUS I | Drivers disabled, no loads                                                   |     | 4                  | 6   | mA         |

(1) All typical values are at 25°C and with a 3.3 V supply.

#### DRIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                   |                   | TEST CONDITIONS                                                            | MIN                | TYP  | MAX   | UNIT |
|---------------------|-------------------------------------------------------------|-------------------|----------------------------------------------------------------------------|--------------------|------|-------|------|
| V <sub>OD</sub>     | Differential output voltage ma                              | gnitude           |                                                                            | 247                | 340  | 454   |      |
| Δ V <sub>OD</sub>   | Change in differential output v<br>between logic states     | voltage magnitude | $R_L = 50 \Omega$ , See Figure 1 and Figure 2                              | -50 <sup>(1)</sup> |      | 50    | mV   |
| V <sub>OC(SS)</sub> | Steady-state common-mode                                    | output voltage    |                                                                            | 1.125              | 1.2  | 1.375 | V    |
| $\Delta V_{OC(SS)}$ | Change in steady-state comm<br>voltage between logic states | non-mode output   | See Figure 3                                                               | -50                |      | 50    | mV   |
| V <sub>OC(PP)</sub> | Peak-to-peak common-mode                                    | output voltage    |                                                                            |                    | 50   | 150   | mV   |
|                     | High lovel input ourrent                                    | DE                | – V <sub>IH</sub> = 5 V                                                    | -20                | -0.5 |       | μΑ   |
| IIH                 | High-level input current                                    | D                 | VIH = 5 V                                                                  |                    | 2    | 20    |      |
|                     | Low lovel input ourrent                                     | DE                | - V <sub>II</sub> = 0.8 V                                                  | -10                | -0.5 |       |      |
| IIL                 | Low-level input current                                     | D                 | VIL = 0.8 V                                                                |                    | 2    | 10    | μA   |
|                     | Chart aircuit autout aurrant                                |                   | $V_{OY}$ or $V_{OZ} = 0 V$                                                 |                    | 7    | 10    |      |
| los                 | Short-circuit output current                                |                   | V <sub>OD</sub> = 0 V                                                      |                    | 7    | 10    | mA   |
| I <sub>OZ</sub>     | High-impedance output curre                                 | nt                | $V_{O}$ = 0 V or 2.4 V, other output at 1.2 V, DE AT 0.8 V                 | -47                |      | 47    | μΑ   |
| I <sub>O(OFF)</sub> | Power-off output current                                    |                   | $V_{CC}$ = 0 V, $V_{O}$ = 0 V or 2.4 V, other output at 1.2 V, DE AT 0.8 V | -47                |      | 47    | μΑ   |
| C <sub>IN</sub>     | Input capacitance                                           |                   |                                                                            |                    | 3    |       | pF   |

(1) The algebraic convention in which the least positive (most negative) value is designated minimum is used in this datasheet.

SLLS324J-DECEMBER 1998-REVISED JULY 2009

#### TEXAS INSTRUMENTS

www.ti.com

## **RECEIVER ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                           | TEST CONDITIONS           | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|---------------------|-----------------------------------------------------|---------------------------|-----|--------------------|------|------|
| V <sub>IT+</sub>    | Positive-going differential input voltage threshold | See Figure 5 and Table 2  |     |                    | 50   | ~) ( |
| V <sub>IT-</sub>    | Negative-going differential input voltage threshold | See Figure 5 and Table 2  | -50 |                    |      | mV   |
| V <sub>OH</sub>     | High-level output voltage                           | I <sub>OH</sub> = -8 mA   | 2.4 |                    |      | V    |
| V <sub>OL</sub>     | Low-level output voltage                            | I <sub>OL</sub> = 8 mA    |     |                    | 0.4  | V    |
|                     | Input current (A or B inputs)                       | V <sub>1</sub> = 0        | -20 | -20 -11            |      | μA   |
| II.                 | input current (A or B inputs)                       | V <sub>I</sub> = 2.4 V    |     | -3                 | -1.2 | μΑ   |
| I <sub>I(OFF)</sub> | Power-off input current (A or B inputs)             | $V_{CC} = 0$              | -20 |                    | 20   | μA   |
| I <sub>IH</sub>     | High-level input current (enables)                  | V <sub>IH</sub> = 5 V     |     |                    | 10   | μA   |
| IIL                 | Low-level input current (enables)                   | V <sub>IL</sub> = 0.8 V   |     |                    | 10   | μA   |
| I <sub>OZ</sub>     | High-impedance output current                       | V <sub>O</sub> = 0 or 5 V | -10 |                    | 10   | μA   |
| Cl                  | Input capacitance                                   |                           |     | 5                  |      | pF   |

(1) All typical values are at 25°C and with a 3.3-V supply.

### DRIVER SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                   | TEST CONDITIONS                        | MIN TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|-------------------------------------------------------------|----------------------------------------|------------------------|-----|------|
| t <sub>PLH</sub>    | Propagation delay time, low-to-high-level output            |                                        | 1.7                    | 2.7 | ns   |
| t <sub>PHL</sub>    | Propagation delay time, high-to-low-level output            |                                        | 1.7                    | 2.7 | ns   |
| t <sub>r</sub>      | Differential output signal rise time                        | $B_{L} = 500$                          | 0.6                    | 1   | ns   |
| t <sub>f</sub>      | Differential output signal fall time                        | $R_L = 50Ω,$<br>$C_L = 10 \text{ pF},$ | 0.6                    | 1   | ns   |
| t <sub>sk(p)</sub>  | Pulse skew ( t <sub>pHL</sub> - t <sub>pLH</sub>  )         | See Figure 6                           | 250                    |     | ps   |
| t <sub>sk(o)</sub>  | Channel-to-channel output skew <sup>(2)</sup>               |                                        | 100                    |     | ps   |
| t <sub>sk(pp)</sub> | Part-to-part skew <sup>(3)</sup>                            |                                        |                        | 1   | ns   |
| t <sub>PZH</sub>    | Propagation delay time, high-impedance-to-high-level output |                                        | 6                      | 10  | ns   |
| t <sub>PZL</sub>    | Propagation delay time, high-impedance-to-low-level output  | See Figure 7                           | 6                      | 10  | ns   |
| t <sub>PHZ</sub>    | Propagation delay time, high-level-to-high-impedance output | See Figure 7                           | 4                      | 10  | ns   |
| t <sub>PLZ</sub>    | Propagation delay time, low-level-to-high-impedance output  |                                        | 5                      | 10  | ns   |

(1) All typical values are at 25°C and with a 3.3-V supply.

(2)  $t_{sk(o)}$  is the maximum delay time difference between drivers on the same device.

(3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

Product Folder Link(s): SN65LVDM179 SN65LVDM180 SN65LVDM050 SN65LVDM051

6



SLLS324J-DECEMBER 1998-REVISED JULY 2009

#### **RECEIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                   | TEST CONDITIONS                             | MIN TYP(<br>1) | МАХ | UNIT |
|---------------------|-------------------------------------------------------------|---------------------------------------------|----------------|-----|------|
| t <sub>PLH</sub>    | Propagation delay time, low-to-high-level output            |                                             | 3.7            | 4.5 | ns   |
| t <sub>PHL</sub>    | Propagation delay time, high-to-low-level output            | $C_L = 10 \text{ pF}$ , See Figure 6        | 3.7            | 4.5 | ns   |
| t <sub>sk(p)</sub>  | Pulse skew ( t <sub>pHL</sub> - t <sub>pLH</sub>  )         |                                             | 0.1            |     | ns   |
| t <sub>sk(o)</sub>  | Channel-to-channel output skew                              |                                             | 0.2            |     | ns   |
| t <sub>sk(pp)</sub> | Part-to-part skew <sup>(2)</sup>                            |                                             |                | 1   | ns   |
| t <sub>r</sub>      | Output signal rise time                                     |                                             | 0.7            | 1.5 | ns   |
| t <sub>f</sub>      | Output signal fall time                                     | $C_L = 10 \text{ pF}, \text{ See Figure 6}$ | 0.9            | 1.5 | ns   |
| t <sub>PZH</sub>    | Propagation delay time, high-level-to-high-impedance output |                                             | 2.5            |     | ns   |
| t <sub>PZL</sub>    | Propagation delay time, low-level-to-low-impedance output   | See Figure 7                                | 2.5            |     | ns   |
| t <sub>PHZ</sub>    | Propagation delay time, high-impedance-to-high-level output | See Figure 7                                | 7              |     | ns   |
| t <sub>PLZ</sub>    | Propagation delay time, low-impedance-to-high-level output  |                                             | 4              |     | ns   |

(1) All typical values are at 25°C and with a 3.3-V supply.

t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

#### PARAMETER MEASUREMENT INFORMATION

#### DRIVER



Figure 1. Driver Voltage and Current Definitions

SLLS324J-DECEMBER 1998-REVISED JULY 2009



www.ti.com





A. All input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub>≤ 1 ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = 10 ± 0.2 ns . C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.





A. All input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub>≤ 1 ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = 10 ± 0.2 ns . C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T. The measurement of V<sub>OC(PP)</sub> is made on test equipment with a -3 dB bandwidth of at least 300 MHz.

Figure 3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



#### www.ti.com

## SN65LVDM179, SN65LVDM180 SN65LVDM050, SN65LVDM051

SLLS324J-DECEMBER 1998-REVISED JULY 2009

9



#### PARAMETER MEASUREMENT INFORMATION (continued)

A. All input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub>≤ 1 ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ± 10 ns . C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

#### Figure 4. Enable and Disable Time Circuit and Definitions

SLLS324J-DECEMBER 1998-REVISED JULY 2009



www.ti.com

### PARAMETER MEASUREMENT INFORMATION (continued)

#### RECEIVER



Figure 5. Receiver Voltage Definitions

| APPLIED VOLTAGES<br>(V) |                 | RESULTING DIFFERENTIAL<br>INPUT VOLTAGE<br>(mV) | RESULTING COMMON-MODE<br>INPUT VOLTAGE<br>(V) |
|-------------------------|-----------------|-------------------------------------------------|-----------------------------------------------|
| VIA                     | V <sub>IB</sub> | V <sub>ID</sub>                                 | V <sub>IC</sub>                               |
| 1.225                   | 1.175           | 50                                              | 1.2                                           |
| 1.175                   | 1.225           | -50                                             | 1.2                                           |
| 2.375                   | 2.325           | 50                                              | 2.35                                          |
| 2.325                   | 2.375           | -50                                             | 2.35                                          |
| 0.05                    | 0               | 50                                              | 0.05                                          |
| 0                       | 0.05            | -50                                             | 0.05                                          |
| 1.5                     | 0.9             | 600                                             | 1.2                                           |
| 0.9                     | 1.5             | -600                                            | 1.2                                           |
| 2.4                     | 1.8             | 600                                             | 2.1                                           |
| 1.8                     | 2.4             | -600                                            | 2.1                                           |
| 0.6                     | 0               | 600                                             | 0.3                                           |
| 0                       | 0.6             | -600                                            | 0.3                                           |



www.ti.com

SLLS324J-DECEMBER 1998-REVISED JULY 2009



A. All input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub>≤ 1 ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = 10 ± 0.2 ns. C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

Figure 6. Timing Test Circuit and Waveforms

SLLS324J-DECEMBER 1998-REVISED JULY 2009



www.ti.com



NOTE A: All input pulses are supplied by a generator having the following characteristics:  $t_f$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ± 10 ns. C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.



Figure 7. Enable/Disable Time Test Circuit and Waveforms

Product Folder Link(s): SN65LVDM179 SN65LVDM180 SN65LVDM050 SN65LVDM051

12

Submit Documentation Feedback



www.ti.com

## SN65LVDM179, SN65LVDM180 SN65LVDM050, SN65LVDM051

SLLS324J-DECEMBER 1998-REVISED JULY 2009

### **TYPICAL CHARACTERISTICS**



Product Folder Link(s): SN65LVDM179 SN65LVDM180 SN65LVDM050 SN65LVDM051

SLLS324J-DECEMBER 1998-REVISED JULY 2009



www.ti.com

DRIVER HIGH-TO-LOW LEVEL PROPAGATION DELAY TIME DRIVER LOW-TO-HIGH LEVEL PROPAGATION DELAY TIME vs FREE-AIR TEMPERATURE vs FREE-AIR TEMPERATURE 2.5 2.5 <sup>t</sup> PLH – Low-To-High Propagation Delay Time – ns <sup>t</sup> PLH – High-To-Low Propagation Delay Time – ns 2 2 V<sub>CC</sub> = 3.3 V V<sub>CC</sub> = 3.3 V  $V_{CC} = 3 V$  $V_{CC} = 3 V$ V<sub>CC</sub> = 3.6 V V<sub>CC</sub> = 3.6 V 1.5 1.5 -50 -30 -10 10 50 90 -50 -30 -10 10 50 90 30 70 30 70 T<sub>A</sub> – Free-Air Temperature – °C T<sub>A</sub> – Free-Air Temperature – °C Figure 12. Figure 13. RECEIVER RECEIVER HIGH-TO-LOW LEVEL PROPAGATION DELAY TIME LOW-TO-HIGH LEVEL PROPAGATION DELAY TIME vs FREE-AIR TEMPERATURE vs FREE-AIR TEMPERATURE PLH – High-To-Low Level Propagation Dealy Time – ns 4.5 PLH – Low-To-High Level Propagation Delay Time – ns 4.5  $V_{CC} = 3 V$ 4  $V_{CC} = 3.3 V$  $V_{CC} = 3.3 V$ 4  $V_{CC} = 3 V$ 3.5 3.5 V<sub>CC</sub> = 3.6 V V<sub>CC</sub> = 3.6 V 3 3 2.5 2.5 -50 -30 -10 10 50 90 30 70 -50 -30 -10 10 30 50 70 90 T<sub>A</sub> – Free-Air Temperature – °C T<sub>A</sub> – Free–Air Temperature – °C Figure 14. Figure 15.

### **TYPICAL CHARACTERISTICS (continued)**

Copyright © 1998–2009, Texas Instruments Incorporated

Product Folder Link(s): SN65LVDM179 SN65LVDM180 SN65LVDM050 SN65LVDM051



**APPLICATION INFORMATION** 

### Equipment

- Hewlett Packard HP6624A DC power supply
- Tektronix TDS7404 Real Time Scope
- Agilent ParBERT E4832A



Figure 16. Equipment Setup



- a. Tx + Rx running at 150 Mbps; Channel 1: R, Channel 2: Y-Z
- b. Rx only running at 150 Mbps; Channel 1: R
- c. Tx only running at 500 Mbps; Channel 1: Y-Z

Figure 17. Typical Eye Patterns SN65LVDM179: (T =  $25^{\circ}$ C; V<sub>CC</sub> = 3.6 V; PRBS =  $2^{23-1}$ )

SLLS324J-DECEMBER 1998-REVISED JULY 2009

TEXAS INSTRUMENTS

www.ti.com



a. Tx + Rx running at 150 Mbps; Channel 1: R, Channel 2: Y-Z

b. Rx only running at 150 Mbps; Channel 1: R

c. Tx only running at 500 Mbps; Channel 1: Y-Z

## Figure 18. Typical Eye Patterns SN65LVDM180: (T = $25^{\circ}$ C; V<sub>CC</sub> = 3.6 V; PRBS = $2^{23-1}$ )



(a)

(b)

- a. All buffers running at 100 Mbps; Channel 1: R, Channel 2: 2R, Channel 3: 1Y-1Z, Channel 4: 2Y-2Z,
- b. Rx buffers only running at 100 Mbps; Channel 1: R, Channel 2: 2R
- c. Tx buffers only running at 400 Mbps; Channel 3: 1Y-1Z, Channel 4: 2Y-2Z,

### Figure 19. Typical Eye Patterns SN65LVDM050: (T = $25^{\circ}$ C; V<sub>CC</sub> = 3.6 V; PRBS = $2^{23-1}$ )



- a. All buffers running at 100 Mbps; Channel 1: R, Channel 2: 2R, Channel 3: 1Y-1Z, Channel 4: 2Y-2Z,
- b. Rx buffers only running at 100 Mbps; Channel 1: R, Channel 2: 2R
- c. Tx buffers only running at 400 Mbps; Channel 3: 1Y-1Z, Channel 4: 2Y-2Z,

Figure 20. Typical Eye Patterns SN65LVDM051: (T =  $25^{\circ}$ C; V<sub>CC</sub> = 3.6 V; PRBS =  $2^{23-1}$ )

(c)



#### www.ti.com

SLLS324J-DECEMBER 1998-REVISED JULY 2009

The devices are generally used as building blocks for high-speed point-to-point data transmission. Ground differences are less than 1 V with a low common-mode output and balanced interface for low noise emissions. Devices can interoperate with RS-422, PECL, and IEEE-P1596. Drivers/receivers maintain ECL speeds without the power and dual supply requirements.



Figure 21. Data Transmission Distance Versus Rate

### FAIL SAFE

One of the most common problems with differential signaling applications is how the system responds when no differential voltage is present on the signal pair. The LVDS receiver is like most differential line receivers, in that its output logic state can be indeterminate when the differential input voltage is between –50 mV and 50 mV and within its recommended input common-mode voltage range. TI's LVDS receiver is different; however, in the way it handles the open-input circuit situation.

Open-circuit means that there is little or no input current to the receiver from the data line itself. This could be when the driver is in a high-impedance state or the cable is disconnected. When this occurs, the LVDS receiver pulls each line of the signal pair to near  $V_{CC}$  through 300-k $\Omega$  resistors as shown in Figure 22. The fail-safe feature uses an AND gate with input voltage thresholds at about 2.3 V to  $V_{CC}$  – 0.4 V to detect this condition and force the output to a high-level, regardless of the differential input voltage.



Figure 22. Open-Circuit Fail Safe of the LVDS Receiver

It is only under these conditions that the output of the receiver is valid with less than a 50-mV differential input voltage magnitude. The presence of the termination resistor,  $R_t$ , does not affect the fail-safe function as long as it is connected as shown in the figure. Other termination circuits may allow a dc current to ground that could defeat the pullup currents from the receiver and the fail-safe feature.

Copyright © 1998–2009, Texas Instruments Incorporated

17

Product Folder Link(s): SN65LVDM179 SN65LVDM180 SN65LVDM050 SN65LVDM051

SLLS324J-DECEMBER 1998-REVISED JULY 2009

### **REVISION HISTORY**

| C | hanges from Revision I (January 2009) to Revision J Pa | age |
|---|--------------------------------------------------------|-----|
| • | Changed value from 40 to -40                           | 4   |
| • | Deleted value 85 from NOM value and moved to max       | 4   |



www.ti.com



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| SN65LVDM050D     | ACTIVE        | SOIC         | D                  | 16   | 40             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM050                 | Samples |
| SN65LVDM050DR    | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM050                 | Samples |
| SN65LVDM050PW    | ACTIVE        | TSSOP        | PW                 | 16   | 90             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM050                 | Samples |
| SN65LVDM050PWR   | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM050                 | Samples |
| SN65LVDM050PWRG4 | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM050                 | Samples |
| SN65LVDM051D     | ACTIVE        | SOIC         | D                  | 16   | 40             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM051                 | Samples |
| SN65LVDM051DG4   | ACTIVE        | SOIC         | D                  | 16   | 40             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM051                 | Samples |
| SN65LVDM051DR    | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM051                 | Samples |
| SN65LVDM051DRG4  | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM051                 | Samples |
| SN65LVDM051PW    | ACTIVE        | TSSOP        | PW                 | 16   | 90             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM051                 | Samples |
| SN65LVDM051PWR   | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM051                 | Samples |
| SN65LVDM051PWRG4 | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM051                 | Samples |
| SN65LVDM179D     | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | DM179                   | Samples |
| SN65LVDM179DG4   | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | DM179                   | Samples |
| SN65LVDM179DGK   | ACTIVE        | VSSOP        | DGK                | 8    | 80             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | M79                     | Samples |
| SN65LVDM179DGKR  | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | M79                     | Samples |
| SN65LVDM179DR    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | DM179                   | Samples |
| SN65LVDM179DRG4  | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | DM179                   | Samples |
| SN65LVDM180D     | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM180                 | Samples |
| SN65LVDM180DR    | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LVDM180                 | Samples |



10-Dec-2020

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN65LVDM180DRG4  | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | LVDM180                 | Samples |
| SN65LVDM180PW    | ACTIVE        | TSSOP        | PW                 | 14   | 90             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | LVDM180                 | Samples |
| SN65LVDM180PWR   | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | LVDM180                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF SN65LVDM050, SN65LVDM051 :

• Automotive: SN65LVDM050-Q1, SN65LVDM051-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65LVDM050DR               | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN65LVDM050PWR              | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN65LVDM051DR               | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN65LVDM051PWR              | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN65LVDM179DGKR             | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65LVDM179DR               | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65LVDM180DR               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN65LVDM180PWR              | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

23-Jul-2021



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65LVDM050DR               | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |
| SN65LVDM050PWR              | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN65LVDM051DR               | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |
| SN65LVDM051PWR              | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN65LVDM179DGKR             | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| SN65LVDM179DR               | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN65LVDM180DR               | SOIC         | D               | 14   | 2500 | 350.0       | 350.0      | 43.0        |
| SN65LVDM180PWR              | TSSOP        | PW              | 14   | 2000 | 350.0       | 350.0      | 43.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **PW0016A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D0008A



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated