











SN75176A SLLS100B - JUNE 1984 - REVISED JANUARY 2015

## **SN75176A Differential Bus Transceiver**

#### **Features**

- **Bidirectional Transceiver**
- Meets or Exceeds the Requirements of ANSI Standards EIA/TIA-422-B and ITU Recommendations V.11
- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- 3-State Driver and Receiver Outputs
- Individual Driver and Receiver Enables
- Wide Positive and Negative Input/Output Bus Voltage Ranges
- Driver Output Capability ±60 mA Max
- Thermal-Shutdown Protection
- Driver Positive-Current Limiting and Negative-Current Limiting
- Receiver Input Impedance 12 k $\Omega$  Min
- Receiver Input Sensitivity ±200 mV
- Receiver Input Hysteresis 50 mV Typ
- Operates From Single 5-V Supply
- Lower Power Requirements

## **Applications**

- Low Speed RS485 communication (5 Mbps or
- For 10 Mbps, use SN75176B

## Description

The SN75176A differential bus transceiver is a monolithic integrated circuit designed for bidirectional data communication on multipoint bus-transmission lines. It is designed for balanced transmission lines and meets ANSI Standard EIA/TIA-422-B and ITU Recommendation V.11.

The SN75176A combines a 3-state differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be externally connected together to function as a direction control. The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus whenever the driver is disabled or VCC = 0. These ports feature wide positive and negative commonmode voltage ranges making the device suitable for party-line applications.

The driver is designed to handle loads up to 60 mA of sink or source current. The driver features positiveand negative-current limiting and thermal shutdown for protection from line fault conditions. Thermal shutdown is designed to occur at a junction temperature of approximately 150°C. The receiver features a minimum input impedance of 12 k $\Omega$ , an input sensitivity of ±200 mV, and a typical input hysteresis of 50 mV.

The SN75176A can be used in transmission-line applications employing the SN75172 and SN75174 quadruple differential line drivers and SN75173 and SN75175 quadruple differential line receivers.

The SN75176A is characterized for operation from 0°C to 70°C.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE (PIN) | BODY SIZE (NOM)   |
|-------------|---------------|-------------------|
| SN75176A    | SOIC (8)      | 4.90 mm × 3.91 mm |
|             | PDIP (8)      | 9.81 mm × 6.35 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### Simplified Schematics







## **Table of Contents**

| 1 | Features 1                                |    | 8.1 Overview                                     | 11               |
|---|-------------------------------------------|----|--------------------------------------------------|------------------|
| 2 | Applications 1                            |    | 8.2 Functional Block Diagrams                    | <mark>1</mark> 1 |
| 3 | Description 1                             |    | 8.3 Feature Description                          | 12               |
| 4 | Revision History2                         |    | 8.4 Device Functional Modes                      | 12               |
| 5 | Pin Configuration and Functions           | 9  | Application and Implementation                   | 13               |
| 6 | Specifications4                           |    | 9.1 Application Information                      | 13               |
| U | 6.1 Absolute Maximum Ratings              |    | 9.2 Typical Application                          | 13               |
|   | 6.2 ESD Ratings                           | 10 | Power Supply Recommendations                     | 14               |
|   | 6.3 Recommended Operating Conditions      | 11 | Layout                                           | 15               |
|   | 6.4 Thermal Information                   |    | 11.1 Layout Guidelines                           | 15               |
|   | 6.5 Electrical Characteristics – Driver   |    | 11.2 Layout Example                              |                  |
|   | 6.6 Electrical Characteristics – Receiver | 12 | Device and Documentation Support                 | 15               |
|   | 6.7 Switching Characteristics – Driver    |    | 12.1 Trademarks                                  |                  |
|   | 6.8 Switching Characteristics – Receiver  |    | 12.2 Electrostatic Discharge Caution             | 15               |
|   | 6.9 Typical Characteristics               |    | 12.3 Glossary                                    | 15               |
| 7 | Parameter Measurement Information 8       | 13 | Mechanical, Packaging, and Orderable Information | 15               |
| 8 | Detailed Description 11                   |    |                                                  |                  |

## 4 Revision History

## Changes from Revision May (1995) to Revision B

**Page** 

Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table,
Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation
section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section.

Deleted Ordering Information table.



# 5 Pin Configuration and Functions

## D OR P PACKAGE (TOP VIEW)



## **Pin Functions**

| PIN             |     | TVDE | DESCRIPTION                               |
|-----------------|-----|------|-------------------------------------------|
| NAME            | NO. | TYPE | DESCRIPTION                               |
| R               | 1   | 0    | Logic Data Output from RS-485 Receiver    |
| RE              | 2   | I    | Receive Enable (active low)               |
| DE              | 3   | I    | Driver Enable (active high)               |
| D               | 4   | I    | Logic Data Input to RS-485 Driver         |
| GND             | 5   | _    | Device Ground Pin                         |
| Α               | 6   | I/O  | RS-422 or RS-485 Data Line                |
| В               | 7   | I/O  | RS-422 or RS-485 Data Line                |
| V <sub>CC</sub> | 8   | _    | Power Input. Connect to 5-V Power Source. |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                      | MIN | MAX         | UNIT |
|------------------|--------------------------------------|-----|-------------|------|
| V <sub>CC</sub>  | Supply Voltage (2)                   |     | 7           | V    |
|                  | Voltage range at any bus terminal    | -10 | 15          | V    |
| VI               | Enable input voltage                 |     | 5.5         | V    |
|                  | Continuous Total power Dissipation   |     | See Table 1 |      |
| T <sub>A</sub>   | Operating free-air temperature range | 0   | 70          | °C   |
| T <sub>stg</sub> | Storage temperature range            | 65  | 150         | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±XXX  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±YYY  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                   |                                           |                         | MIN  | TYP | MAX  | UNIT |
|-----------------------------------|-------------------------------------------|-------------------------|------|-----|------|------|
| V <sub>CC</sub>                   | Supply Voltage                            |                         | 4.75 | 5   | 5.25 | V    |
| V <sub>I</sub> or V <sub>IC</sub> | Voltage at any buss terminal (sep         | arately or common mode) | -7   |     | 12   | V    |
| V <sub>IH</sub>                   | High-level input voltage                  | D, DE, and RE           | 2    |     |      | V    |
| V <sub>IL</sub>                   | Low-level input voltage                   | D, DE, and RE           |      |     | 0.8  | V    |
| V <sub>ID</sub>                   | Differential input voltage <sup>(1)</sup> |                         |      |     | ±12  | V    |
|                                   | High-level output current                 | Driver                  |      |     | -60  | mA   |
| ІОН                               |                                           | Receiver                |      |     | -400 | μΑ   |
|                                   | Laurent autorit ausmant                   | Driver                  |      |     | 60   | ^    |
| l <sub>OL</sub>                   | Low-level output current                  | Receiver                |      |     | 8    | mA   |
| T <sub>A</sub>                    | Operating free-air temperature            | ·                       | 0    |     | 70   | °C   |

<sup>(1)</sup> Differential-input/output bus voltage is measured at the non-inverting terminal A with respect to the inverting terminal B.

#### 6.4 Thermal Information

|                 |                                        | SN75   | 176A   |      |
|-----------------|----------------------------------------|--------|--------|------|
|                 | THERMAL METRIC <sup>(1)</sup>          | D      | Р      | UNIT |
|                 |                                        | 8 PINS | 8 PINS |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 172    | 113    | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

**Table 1. Dissipation Rating Table** 

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR  ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|---------------------------------------|----------------------------------------------|---------------------------------------|
| D       | 725 mW                                | 5.8 mW/°C                                    | 464 mW                                |
| Р       | 1100 mW                               | 8.8 mW/°C                                    | 704 mW                                |

<sup>2)</sup> All voltage values, except differential input/output bus voltage, are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics – Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                              | TEST CO                                        | NDITIONS                   | MIN | TYP <sup>(1)</sup> | MAX               | UNIT |
|-------------------|--------------------------------------------------------|------------------------------------------------|----------------------------|-----|--------------------|-------------------|------|
| V <sub>IK</sub>   | Input clamp voltage                                    | I <sub>I</sub> = -18 mA                        |                            |     |                    | -1.5              | ٧    |
| V <sub>OH</sub>   | High-level output voltage                              | V <sub>IH</sub> = 2 V, V <sub>IL</sub> = 0.8 \ | $I_{OH} = -33 \text{ mA}$  |     | 3.7                |                   | V    |
| $V_{OL}$          | Low-level output voltage                               | $V_{IH} = 2 \text{ V}, V_{IL} = 0.8 \text{ V}$ | /, I <sub>OH</sub> = 33 mA |     | 1.1                |                   | V    |
| V <sub>OD1</sub>  | Differential output voltage                            | I <sub>O</sub> = 0                             |                            |     |                    | 2V <sub>OD2</sub> | V    |
| 157 1             | Differential autout valteur                            | RL = 100 $\Omega$ , see Figu                   | ure 8                      | 2   | 2.7                |                   | V    |
| $ V_{OD2} $       | Differential output voltage                            | RL = 54 $\Omega$ , see Figure                  | re 8                       | 1.5 | 2.4                |                   | V    |
| $\Delta  V_{OD} $ | Change in magnitude of differential output voltage (2) |                                                |                            |     |                    | ±0.2              | V    |
| Voc               | Common-mode output voltage (3)                         | RL = 54 $\Omega$ or 100 $\Omega$ ,             | see Figure 8               |     |                    | 3                 | V    |
| Δ V <sub>OC</sub> | Change in magnitude of common-mode output voltage (2)  |                                                |                            |     |                    | ±0.2              | V    |
|                   | Output ourrent                                         | Output disabled (4)                            | V <sub>O</sub> = 12 V      |     |                    | 1                 | A    |
| I <sub>O</sub>    | Output current                                         | Output disabled (7                             | $V_O = -7 V$               |     |                    | -0.8              | mA   |
| I <sub>IH</sub>   | High-level input current                               | V <sub>I</sub> = 2.4 V                         |                            |     |                    | 20                | μΑ   |
| I <sub>IL</sub>   | Low-level input current                                | $V_1 = 0.4 \ V$                                |                            |     |                    | -400              | μΑ   |
|                   |                                                        | $V_O = -7 \text{ V}$                           |                            |     |                    | -250              |      |
| los               | Short-circuit output current                           | $ V_{O} = V_{CC}  $ $ V_{O} = 12 \text{ V} $   |                            |     |                    | 250               | mA   |
|                   |                                                        |                                                |                            |     |                    | 500               |      |
|                   | Supply current (total package)                         | No load                                        | Outputs enabled            |     | 35                 | 50                | mA   |
| I <sub>CC</sub>   | Supply current (total package)                         | INU IUau                                       | Outputs disabled           |     | 26                 | 40                | ША   |

#### 6.6 Electrical Characteristics – Receiver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER         |                                                                  | TEST CONDITIONS                                               |                       | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------|------------------------------------------------------------------|---------------------------------------------------------------|-----------------------|------|--------------------|------|------|
| V <sub>IT+</sub>  | Positive-going input threshold voltage                           | $V_O = 2.7 \text{ V}, I_O = -0.4$                             | mA                    |      |                    | 0.2  | V    |
| V <sub>IT</sub> _ | Negative-going input threshold voltage                           | $V_O = 0.5 \text{ V}, I_O = 8 \text{ mA}$                     |                       | -0.2 |                    |      | V    |
| V <sub>hys</sub>  | Input hysteresis voltage (V <sub>IT</sub> + - V <sub>IT-</sub> ) |                                                               |                       |      | 50                 |      | mV   |
| V <sub>IK</sub>   | Enable clamp voltage                                             | $I_{I} = -18 \text{ mA}$                                      |                       |      |                    | -1.5 | V    |
| V <sub>OH</sub>   | High-level output voltage                                        | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> = -                 | -400 μA See Figure 9  | 2.7  |                    |      | V    |
| V <sub>OL</sub>   | Low-level output voltage                                         | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> = 8 mA See Figure 9 |                       |      |                    | 0.45 | V    |
| I <sub>OZ</sub>   | High-impedance-state output current                              | V <sub>O</sub> = 0.4 V to 2.4 V                               |                       |      |                    | ±20  | μA   |
|                   |                                                                  | 0.1                                                           | V <sub>I</sub> = 12 V |      |                    | 1    |      |
| l <sub>l</sub>    | Line input current                                               | Other input = $0 V^{(2)}$                                     | V <sub>I</sub> = -7 V |      |                    | -0.8 | mA   |
| I <sub>IH</sub>   | High-level enable input current                                  | V <sub>IH</sub> = 2.7 V                                       |                       |      |                    | 20   | μA   |
| I <sub>IL</sub>   | Low-level enable input current                                   | V <sub>IL</sub> = 0.4 V                                       |                       |      |                    | -100 | μA   |
| ri                | Input resistance                                                 |                                                               |                       | 12   |                    |      | kΩ   |
| Ios               | Short-circuit output current                                     |                                                               |                       | -15  |                    | -85  | mA   |
|                   |                                                                  | No load                                                       | Outputs enabled       |      | 35                 | 50   | ^    |
| I <sub>CC</sub>   | Supply current (total package)                                   |                                                               | Outputs disabled      |      | 26                 | 40   | mA   |

All typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C.  $\Delta |V_{OD}|$  and  $D|V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$  respectively, that occur when the input is changed from a high level to

In ANSI Standard EIA/TIA-422-B, V<sub>OC</sub>, which is the average of the two output voltages with respect to GND, is called output offset voltage,  $V_{OS}$ . This applies for both power on and off; refer to ANSI Standard EIA/TIA-422-B for exact conditions.

All typical values are at  $V_{CC}$  = 5 V, TA = 25°C. This applies for both power on and power off. Refer to ANSI Standard EIA/TIA-422-B for exact conditions.



## 6.7 Switching Characteristics – Driver

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

| CC - 7 A - 3 -     |                                     |                                      |     |     |     |      |  |
|--------------------|-------------------------------------|--------------------------------------|-----|-----|-----|------|--|
|                    | PARAMETER                           | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |  |
| t <sub>d(OD)</sub> | Differential-output delay time      | B 60 0 500 Figure 40                 |     | 40  | 60  | ns   |  |
| t <sub>t(OD)</sub> | Differential-output transition time | $R_L = 60 \Omega$ , See Figure 10    |     | 65  | 95  | ns   |  |
| t <sub>PZH</sub>   | Output enable time to high level    | $R_L = 110 \Omega$ , See Figure 11   |     | 55  | 90  | ns   |  |
| t <sub>PZL</sub>   | Output enable time to low level     | $R_L = 110 \Omega$ , See Figure 12   |     | 30  | 50  | ns   |  |
| t <sub>PHZ</sub>   | Output disable time form high level | $R_L = 110 \Omega$ , See Figure 11   |     | 85  | 130 | ns   |  |
| t <sub>PLZ</sub>   | Output disable time from low level  | $R_L$ = 110 $\Omega$ , See Figure 12 |     | 20  | 40  | ns   |  |

## 6.8 Switching Characteristics - Receiver

 $V_{CC} = 5 \text{ V}, C_{L} = 15 \text{ pF}, T_{A} = 25^{\circ}\text{C}$ 

|                  | V <sub>CC</sub> = 0 V, O <sub>C</sub> = 10 pr, T <sub>A</sub> = 20 0 |                                                  |     |     |     |      |  |  |  |
|------------------|----------------------------------------------------------------------|--------------------------------------------------|-----|-----|-----|------|--|--|--|
|                  | PARAMETER                                                            | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT |  |  |  |
| t <sub>PLH</sub> | Propagation delay time, low-to-high-level output                     | V <sub>ID</sub> = -1.5 V to 1.5 V, See Figure 13 |     | 21  | 35  | ns   |  |  |  |
| t <sub>PHL</sub> | Propagation delay time, high-to-low-level output                     |                                                  |     | 23  | 35  | ns   |  |  |  |
| t <sub>PZH</sub> | Output enable time to high level                                     | See Figure 44                                    |     | 10  | 30  | ns   |  |  |  |
| t <sub>PZL</sub> | Output enable time to low level                                      | See Figure 14                                    |     | 12  | 30  | ns   |  |  |  |
| t <sub>PHZ</sub> | Output disable time from high level                                  | See Figure 14                                    |     | 20  | 35  | ns   |  |  |  |
| t <sub>PLZ</sub> | Output disable time from low level                                   |                                                  |     | 17  | 25  | ns   |  |  |  |

## 6.9 Typical Characteristics

Conditions listed in each chart



Figure 1. Driver, High-level Output Voltage vs
High-Level Output Current



Figure 2. Driver, Low-Level Output Voltage vs
Low-Level Output Current

Submit Documentation Feedback

Copyright © 1984–2015, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

### Conditions listed in each chart



Figure 3. Driver, Differential Output Voltage vs
Output Current



Figure 4. Receiver, Low-Level Output Voltage vs
Low-Level Output Current



Figure 5. Receiver, Low-Level Output Voltage vs
Low-Level Output Current



Figure 6. Low-Level Output Voltage vs Free-Air Temperature



Figure 7. Output Voltage vs Enable Voltage



### 7 Parameter Measurement Information



Figure 8. Driver  $V_{\text{OD}}$  and  $V_{\text{OC}}$ 



Figure 9. Receiver VoH and VoL



- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_f \le 6$  ns,  $t_f \le 6$  ns,  $Z_O = 50$  W.
- B.  $C_L$  includes probe and jig capacitance.

Figure 10. Driver Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r \le 6$  ns,  $t_f \le 6$  ns,  $Z_O = 50$  W.
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 11. Driver Test Circuit and Voltage Waveforms





- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_f \le 6$  ns,  $t_f \le 6$  ns,  $Z_O = 50$  W.
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 12. Driver Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r \le 6$  ns,  $t_f \le 6$  ns,  $Z_O = 50$  W.
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 13. Receiver Test Circuit and Voltage Waveforms





## **VOLTAGE WAVEFORMS**

- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r \le 6$  ns,  $t_f \le 6$  ns,  $Z_O = 50$  W.
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 14. Receiver Test Circuit and voltage Waveforms

Submit Documentation Feedback



## 8 Detailed Description

#### 8.1 Overview

The SN75176A differential bus transceiver is a monolithic integrated circuit designed for bidirectional data communication on multipoint bus-transmission lines. It is designed for balanced transmission lines and meets ANSI Standard EIA/TIA-422-B and ITU Recommendation V.11.

The SN75176A combines a 3-state differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be externally connected together to function as a direction control. The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus whenever the driver is disabled or  $V_{\rm CC}=0$ . These ports feature wide positive and negative common-mode voltage ranges making the device suitable for party-line applications.

The driver is designed to handle loads up to 60 mA of sink or source current. The driver features positive- and negative-current limiting and thermal shutdown for protection from line fault conditions. Thermal shutdown is designed to occur at a junction temperature of approximately 150°C. The receiver features a minimum input impedance of 12 k $\Omega$ , an input sensitivity of ±200 mV, and a typical input hysteresis of 50 mV.

### 8.2 Functional Block Diagrams



This symbol is in accordance with ANSI/IEEE Std 91-1984and IEC Publication 617-12



Figure 15. Schematics of Inputs and Outputs



### 8.3 Feature Description

#### 8.3.1 Driver

The driver converts a TTL logic signal level to RS-422 and RS-485 compliant differential output. The TTL logic input, DE pin, can be used to turn the driver on and off.

Table 2. Driver Function Table (1)

| INPUT | ENABLE | DIFFERENT | IAL OUTPUTS |
|-------|--------|-----------|-------------|
| D     | DE     | Α         | В           |
| Н     | Н      | Н         | L           |
| L     | Н      | L         | Н           |
| X     | L      | Z         | Z           |

<sup>(1)</sup> H = high level, L = low level, X = irrelevant, Z = high impedance (off)

#### 8.3.2 Receiver

The receiver converts a RS-422 or RS-485 differential input voltage to a TTL logic level output. The TTL logic input, RE pin, can be used to turn the receiver logic output on and off.

Table 3. Receiver Function Table (1)

| DIFFERENTIAL INPUTS<br>A-B                              | ENABLE<br>RE | OUTPUT<br>R |
|---------------------------------------------------------|--------------|-------------|
| V <sub>ID</sub> ≥ 0.2 V                                 | L            | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L            | U           |
| V <sub>ID</sub> ≤ -0.2 V                                | L            | L           |
| X                                                       | Н            | Z           |
| Open                                                    | L            | U           |

<sup>(1)</sup> H = high level,

#### 8.4 Device Functional Modes

#### 8.4.1 Device Powered

Both the driver and receiver can be individually enabled or disabled in any combination. DE and  $\overline{\text{RE}}$  can be connected together for a single port direction control bit.

## 8.4.2 Device Unpowered

The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ .

L = low level

U = unkown,

Z = high impedance (off)



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The device can be used in RS-485 and RS-422 physical layer communications.

## 9.2 Typical Application



The line should be terminated at both ends in its characteristic impedance ( $R_T = Z_O$ ). Stub lengths off the main line should be kept as short as possible.

Figure 16. Typical Application Circuit

#### 9.2.1 Design Requirements

- 5-V power source
- RS-485 bus operating at 5 Mbps or less
- Connector that ensures the correct polarity for port pins
- External fail safe implementation

### 9.2.2 Detailed Design Procedure

- Place the device close to bus connector to keep traces (stub) short to prevent adding reflections to the bus line
- If desired, add external fail-safe biasing to ensure +200 mV on the A-B port.



## **Typical Application (continued)**

## 9.2.3 Application Curves



## 10 Power Supply Recommendations

Power supply should be 5 V with a tolerance less than 10%

Submit Documentation Feedback



## 11 Layout

### 11.1 Layout Guidelines

Traces from device pins A and B to connector must be short and capable of 250 mA maximum current.

### 11.2 Layout Example



Figure 18. Layout Example

## 12 Device and Documentation Support

#### 12.1 Trademarks

All trademarks are the property of their respective owners.

## 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





18-Nov-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| SN75176AD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75176A               | Samples |
| SN75176ADE4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75176A               | Samples |
| SN75176ADG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75176A               | Samples |
| SN75176ADR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75176A               | Samples |
| SN75176ADRE4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75176A               | Samples |
| SN75176ADRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75176A               | Samples |
| SN75176AP        | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75176AP            | Samples |
| SN75176APE4      | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75176AP            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

18-Nov-2014

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 18-Nov-2014

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75176ADR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 18-Nov-2014



#### \*All dimensions are nominal

| ĺ | Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
|   | SN75176ADR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |

# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.