

## 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS

#### **FEATURES**

- Ultralow 1.5-nV/√Hz Voltage Noise
- High Speed:
  - 350-MHz Bandwidth (G = 10, -3 dB)
  - 470-V/µs Slew Rate
  - 40-ns Settling Time (0.1%)
- Stable at a Gain of 10 (-9) or Greater
- High Output Drive, I<sub>O</sub> = 100 mA (typ)
- Excellent Video Performance:
  - 17-MHz Bandwidth (0.1 dB, G = 10)
  - 0.02% Differential Gain
  - 0.08° Differential Phase
- Very Low Distortion:
  - THD = -68 dBc (f = 1 MHz, R<sub>L</sub> = 150  $\Omega$ )
- . Wide Range of Power Supplies:
  - $V_{CC} = \pm 5 V \text{ to } \pm 15 V$
- Available in Standard SOIC or MSOP PowerPAD™ Package
- Evaluation Module Available

#### DESCRIPTION

The THS4021 and THS4022 are ultralow voltage noise, high-speed voltage feedback amplifiers that are ideal for applications requiring low voltage noise, including communication and imaging. single-amplifier THS4021 and the dual-amplifier THS4022 offer very good ac performance with 350-MHz bandwidth, 470-V/µs slew rate, and 40-ns settling time (0.1%). The THS4021 and THS4022 are stable at gains of 10 (-9) or greater. These amplifiers have a high drive capability of 100 mA and draw only 7.8-mA supply current per channel. With total harmonic distortion (THD) of -68 dBc at f = 1 MHz, the THS4021 and THS4022 are ideally suited for applications requiring low distortion.



#### **VOLTAGE AND CURRENT NOISE**



 RELATED DEVICES

 DEVICE
 DESCRIPTION

 THS4011/4012
 290-MHz Low-Distortion High-Speed Amplifiers

 THS4031/4032
 100-MHz Low-Noise High-Speed Amplifiers

 THS4061/4062
 180-MHz High-Speed Amplifiers

lack

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





CAUTION: The THS4021 and THS4022 provide ESD protection circuitry. However, permanent damage can still occur if this device is subjected to high-energy electrostatic discharges. Proper ESD precautions are recommended to avoid any performance degradation or loss of functionality.

## **AVAILABLE OPTIONS**(1)

|                |                       | PACKAGE                                        | D DEVICES                            |             |                      |
|----------------|-----------------------|------------------------------------------------|--------------------------------------|-------------|----------------------|
| T <sub>A</sub> | NUMBER OF<br>CHANNELS | PLASTIC<br>SMALL OUTLINE <sup>(2)</sup><br>(D) | PLASTIC MSOP <sup>(2)</sup><br>(DGN) | MSOP SYMBOL | EVALUATION<br>MODULE |
| 0°C to 70°C    | 1                     | THS4021CD                                      | THS4021CDGN                          | ACK         | THS4021EVM           |
| 0.0 10 70.0    | 2                     | THS4022CD                                      | THS4022CDGN                          | ACA         | THS4022EVM           |
| 40°C to 95°C   | 1                     | THS4021ID                                      | THS4021CIDGN                         | ACL         | _                    |
| –40°C to 85°C  | 2                     | THS4022ID                                      | THS4022CIDGN                         | ACB         | _                    |

<sup>(1)</sup> For the most current package and ordering information, see the *Package Option Addendum* at the end of this document, or see the TI Web site at www.ti.com.

#### **FUNCTIONAL BLOCK DIAGRAMS**



Figure 2. THS4021—Single Channel



Figure 3. THS4022—Dual Channel

<sup>(2)</sup> The D and DGN packages are available taped and reeled. Add an R suffix to the device type (for example, THS4021CDGN).



## ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                                              | VALUE                         | UNIT |
|------------------|--------------------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>  | Supply voltage                                               | ±16.5                         | V    |
| VI               | Input voltage                                                | ±V <sub>CC</sub>              | V    |
| Io               | Output current                                               | 150                           | mA   |
| V <sub>IO</sub>  | Differential input voltage                                   | ±4                            | V    |
|                  | Continuous total power dissipation                           | See Dissipation Ratings table |      |
| TJ               | Maximum junction temperature                                 | 150                           | °C   |
| _                | Operating free-air temperature: C-suffix                     | 0 to 70                       | 00   |
| T <sub>A</sub>   | I-suffix                                                     | -40 to 85                     | °C   |
| T <sub>stg</sub> | Storage temperature                                          | -65 to 150                    | °C   |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 300                           | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS**

| PACKAGE            | θ <sub>JA</sub><br>(°C/W) | θ <sub>JC</sub><br>(°C/W) | T <sub>A</sub> = 25°C<br>POWER RATING |
|--------------------|---------------------------|---------------------------|---------------------------------------|
| D <sup>(1)</sup>   | 167                       | 38.3                      | 740 mW                                |
| DGN <sup>(2)</sup> | 58.4                      | 4.7                       | 2.14 W                                |

This data was taken using the JEDEC standard low-K test PCB. For the JEDEC proposed high-K test PCB, the  $\theta_{JA}$  is 95°C/W with a (1) power rating at  $T_A = 25^{\circ}C$  of 1.32 W.

#### RECOMMENDED OPERATING CONDITIONS

|                                       |                                |               | MIN  | NOM MAX | UNIT |
|---------------------------------------|--------------------------------|---------------|------|---------|------|
| V <sub>CC+</sub> and V <sub>CC-</sub> | Cumply valtage                 | Dual supply   | ±4.5 | ±16     | \/   |
|                                       | Supply voltage                 | Single supply | 9    | 32      | V    |
| T <sub>A</sub>                        |                                | C-suffix      | 0    | 70      | 00   |
|                                       | Operating free-air temperature | I-suffix      | -40  | 85      | °C   |

### **ELECTRICAL CHARACTERISTICS**

at  $T_A$  = 25°C,  $V_{CC}$  = ±15 V,  $R_L$  = 150  $\Omega$  (unless otherwise noted)

|         | PARAMETER                           | TEST CONDI                                            | TIONS       | MIN  | TYP | MAX | UNIT   |
|---------|-------------------------------------|-------------------------------------------------------|-------------|------|-----|-----|--------|
| Dynamic | Performance                         |                                                       |             |      |     |     |        |
|         |                                     | $V_{CC} = \pm 15 \text{ V}$                           | - Gain = 10 |      | 350 |     |        |
|         | Small-signal bandwidth (-3 dB)      | $V_{CC} = \pm 5 \text{ V}$                            | Gain = 10   |      | 280 |     |        |
|         |                                     | V <sub>CC</sub> = ±15 V                               | - Gain = 20 |      | 80  |     |        |
| BW      |                                     | $V_{CC} = \pm 5 \text{ V}$                            | Gairi = 20  |      | 70  |     | MHz    |
| DVV     | Bandwidth for 0 1-dB flatness       | V <sub>CC</sub> = ±15 V                               | Gain = 10   |      | 17  |     | ΙΝΙΙΊΖ |
|         | bandwidth for 0 1-db flatness       | $V_{CC} = \pm 5 \text{ V}$                            |             | 17   |     |     |        |
|         | Full power bandwidth <sup>(1)</sup> | $V_{O(pp)} = 20 \text{ V}, V_{CC} = \pm 15 \text{ V}$ |             |      | 3.7 |     |        |
|         | ruii powei bandwidtii 🗸             | $V_{O(pp)} = 5 \text{ V}, V_{CC} = \pm 5 \text{ V}$   |             | 11.8 |     |     |        |
| SR      | Slew rate <sup>(2)</sup>            | V <sub>CC</sub> = ±15 V, 10-V step  Gain = 10         |             |      | 470 |     | V/µs   |
| SIX     | Siew rate .                         | $V_{CC} = \pm 5 \text{ V}, 5-\text{V step}$           | Gaiii = 10  |      | 370 |     | v/µS   |

This data was taken using 2-oz. (0.071-mm thick) trace and copper pad on a 3-in. × 3-in. (7.62-cm × 7.62-cm) PCB, with the device soldered directly to the board. For further information, see the Application Information section of this data sheet.

Full-power bandwidth = slew rate /  $2\pi$  V<sub>O(Peak)</sub>. Slew rate is measured from an output level range of 25% to 75%.



## **ELECTRICAL CHARACTERISTICS (continued)**

at  $T_A$  = 25°C,  $V_{CC}$  = ±15 V,  $R_L$  = 150  $\Omega$  (unless otherwise noted)

|                 | PARAMETER                        | TEST COND                                                         | ITIONS                      | MIN   | TYP             | MAX      | UNIT   |
|-----------------|----------------------------------|-------------------------------------------------------------------|-----------------------------|-------|-----------------|----------|--------|
|                 | Settling time to 0.1%            | $V_{CC} = \pm 15 \text{ V}, 5-\text{V step}$                      | Gain = −10                  |       | 40              |          |        |
|                 | Settling time to 0.1%            | $V_{CC} = \pm 5 \text{ V}, 2\text{-V step}$                       | Gairi = -10                 |       | 50              |          | no     |
| t <sub>s</sub>  | Cattling time to 0.040/          | V <sub>CC</sub> = ±15 V, 5-V step                                 | Coin 10                     |       | 145             |          | ns     |
|                 | Settling time to 0.01%           | $V_{CC} = \pm 5 \text{ V}, 2-\text{V step}$                       | Gain = −10                  |       | 150             |          |        |
| Noise/D         | istortion Performance            |                                                                   |                             |       |                 |          |        |
|                 |                                  | $V_{O(pp)} = 2 \text{ V, f} = 1 \text{ MHz,}$                     | $R_L = 150 \Omega$          |       | -68             |          |        |
|                 |                                  | gain = 2, $V_{CC} = \pm 15 \text{ V}$                             | $R_L = 1 k\Omega$           |       | -77             |          |        |
| THD             | Total harmonic distortion        | $V_{O(pp)} = 2 \text{ V, f} = 1 \text{ MHz,}$                     | R <sub>L</sub> = 150 Ω      |       | -69             |          | dBc    |
|                 |                                  | gain = 2, $V_{CC} = \pm 5 \text{ V}$                              | $R_L = 1 \text{ k}\Omega$   |       | -78             |          |        |
| V <sub>n</sub>  | Input voltage noise              | V <sub>CC</sub> = ±5 V or ±15 V, f > 10 k                         | 1                           |       | 1.5             |          | nV/√Hz |
| I <sub>n</sub>  | Input current noise              | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V, f} > 10 \text{ k}$ |                             |       | 2               |          | pA/√Hz |
|                 | <u>'</u>                         | Gain = 2, NTSC, 40 IRE                                            | V <sub>CC</sub> = ±15       |       | 0.02%           |          |        |
|                 | Differential gain error          | modulation, ±100 IRE ramp                                         | $V_{CC} = \pm 5 \text{ V}$  |       | 0.02%           |          |        |
|                 |                                  | Coin - 2 NTSC 40 IDE                                              | $V_{CC} = \pm 15$           |       | 0.08            |          |        |
|                 | Differential phase error         | Gain = 2, NTSC, 40 IRE modulation, ±100 IRE ramp                  | $V_{CC} = \pm 5 \text{ V}$  |       | 0.06            |          | 0      |
|                 | Channel-to-channel crosstalk     |                                                                   |                             |       |                 |          |        |
| X <sub>T</sub>  | (THS4022 only)                   | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V, f} = 1 \text{ MH}$ | Hz                          |       | <del>-</del> 60 |          | dB     |
| DC Perf         | ormance                          |                                                                   |                             |       |                 | <u> </u> |        |
|                 |                                  | $V_{CC} = \pm 15 \text{ V}, V_{O} = \pm 10 \text{ V},$            | T <sub>A</sub> = 25°C       | 40    | 60              |          |        |
|                 |                                  | $R_L = 1 \text{ k}\Omega$                                         | T <sub>A</sub> = full range | 35    |                 |          |        |
| Open-loop gain  |                                  | $V_{CC} = \pm 5 \text{ V}, V_{O} = \pm 2.5 \text{ V},$            | T <sub>A</sub> = 25°C       | 20    | 35              |          | V/mV   |
|                 |                                  | $R_L = 250 \Omega$                                                | T <sub>A</sub> = full range | 15    |                 |          |        |
|                 |                                  |                                                                   | $T_A = 25^{\circ}C$         |       | 0.5             | 2        |        |
| $V_{OS}$        | Input offset voltage             |                                                                   | $T_A = \text{full range}$   |       | 0.0             | 3        | mV     |
|                 | Offset voltage drift             |                                                                   | T <sub>A</sub> = full range |       | 15              |          | μV/°C  |
|                 | Chock Vollage and                | V <sub>CC</sub> = ±5 V or ±15 V                                   | $T_A = 25^{\circ}C$         |       | 3               | 6        | μν, σ  |
| I <sub>IB</sub> | Input bias current               | VCC = 10 V OI 110 V                                               | $T_A = \text{full range}$   |       |                 | 6        | μΑ     |
|                 |                                  |                                                                   | $T_A = 25^{\circ}C$         |       | 30              | 250      |        |
| los             | Input offset current             |                                                                   | $T_A = \text{full range}$   |       | 30              | 400      | nA     |
|                 | Offset current drift             | T. – full rango                                                   | TA = Tull Talige            |       | 0.3             | 400      | nA/°C  |
| laaut Ch        | naracteristics                   | T <sub>A</sub> = full range                                       |                             |       | 0.3             |          | TIA/ C |
| input Ci        |                                  | V .45.V                                                           |                             | .12.0 | .112            |          |        |
| $V_{ICR}$       | Common-mode input voltage range  | $V_{CC} = \pm 15 \text{ V}$                                       |                             | ±13.8 | ±14.3           |          | V      |
| CMDD            |                                  | $V_{CC} = \pm 5 \text{ V}$                                        | f. II                       | ±3.8  | ±4.3            |          | -ID    |
| CMRR            | Common-mode rejection ratio      | $V_{CC} = \pm 15 \text{ V}, V_{ICR} = \pm 12 \text{ V}, T$        | A = full range              | 74    | 95              |          | dB     |
| r <sub>i</sub>  | Input resistance                 |                                                                   |                             |       | 1               |          | ΜΩ     |
| Ci              | Input capacitance                |                                                                   |                             |       | 1.5             |          | pF     |
| Output (        | Characteristics                  | T                                                                 |                             |       |                 | -        |        |
|                 |                                  | V <sub>CC</sub> = ±15 V                                           | $R_L = 250 \Omega$          | ±12   | ±12.5           |          |        |
| Vo              | Output voltage swing             | $V_{CC} = \pm 5 \text{ V}$                                        | $R_L = 150 \Omega$          | ±3    | ±3.3            |          | V      |
| J               | T                                | $V_{CC} = \pm 15 \text{ V}$                                       | $R_L = 1 k\Omega$           | ±13   | ±13.5           |          | -      |
|                 |                                  | $V_{CC} = \pm 5 \text{ V}$                                        |                             | ±3.4  | ±3.8            |          |        |
| lo              | Output current                   | V <sub>CC</sub> = ±15 V                                           | R <sub>L</sub> = 20 Ω       | 80    | 100             |          | mA     |
| ·U              |                                  | $V_{CC} = \pm 5 \text{ V}$                                        | 11 - 20 12                  | 50    | 75              |          | шл     |
| I <sub>SC</sub> | Short-circuit current (3)        | V <sub>CC</sub> = ±15 V                                           |                             |       | 150             |          | mA     |
| Ro              | Output resistance <sup>(3)</sup> | Open loop                                                         |                             |       | 13              |          | Ω      |

<sup>3)</sup> Observe power dissipation ratings to keep the junction temperature below the absolute maximum rating when the output is heavily loaded or shorted. See the Absolute Maximum Ratings table of this data sheet for more information.



## **ELECTRICAL CHARACTERISTICS (continued)**

at  $T_A = 25^{\circ}C$ ,  $V_{CC} = \pm 15 \text{ V}$ ,  $R_L = 150 \Omega$  (unless otherwise noted)

|                            | PARAMETER                      | TEST                                               | CONDITIONS                  | MIN  | TYP | MAX   | UNIT |
|----------------------------|--------------------------------|----------------------------------------------------|-----------------------------|------|-----|-------|------|
| Power S                    | Supply                         |                                                    |                             |      |     |       |      |
| y Supply voltage operating |                                | Dual supply                                        |                             | ±4.5 |     | ±16.5 | V    |
| V <sub>CC</sub> range      | Single supply                  |                                                    | 9                           |      | 33  | V     |      |
|                            |                                | \/ .4E\/                                           | T <sub>A</sub> = 25°C       |      | 7.8 | 10    |      |
|                            | Cumply ourrent (nor amplifier) | $V_{CC} = \pm 15 \text{ V}$                        | T <sub>A</sub> = full range |      |     | 11    |      |
| ICC                        | Supply current (per amplifier) | V .5.V                                             | T <sub>A</sub> = 25°C       |      | 6.7 | 9     | mA   |
|                            |                                | $V_{CC} = \pm 5 \text{ V}$                         | T <sub>A</sub> = full range |      |     | 10.5  |      |
| PSRR                       | Power-supply rejection ratio   | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V, T}$ | 80                          | 95   |     | dB    |      |

#### **TYPICAL CHARACTERISTICS**





1M

f - Frequency - Hz

Figure 6.

10M

G004

-100

100k





Copyright © 1999–2007, Texas Instruments Incorporated

Submit Documentation Feedback



## **TYPICAL CHARACTERISTICS (continued)**





### **TYPICAL CHARACTERISTICS (continued)**





## **TYPICAL CHARACTERISTICS (continued)**









#### **APPLICATION INFORMATION**

### **Theory of Operation**

The THS402x is a high-speed operational amplifier configured in a voltage feedback architecture. It is built using a 30-V, dielectrically isolated, complementary bipolar process with NPN and PNP transistors possessing  $f_T$  of several GHz. This results in an exceptionally high-performance amplifier that has a wide bandwidth, high slew rate, fast settling time, and low distortion. A simplified schematic is shown in Figure 30.



Figure 30. THS4021 Simplified Schematic

#### **Noise Calculations and Noise Figure**

Noise can cause errors on very small signals. This is especially true when amplifying small signals, where signal-to-noise ratio (SNR) is very important. The noise model for the THS402x is shown in Figure 31. This model includes all of the noise sources as follows:

- e<sub>n</sub> = Amplifier internal voltage noise (nV/√Hz)
- IN+ = Noninverting current noise (pA/ $\sqrt{Hz}$ )
- IN- = Inverting current noise (pA/ $\sqrt{Hz}$ )
- e<sub>Rx</sub> = Thermal voltage noise associated with each resistor (e<sub>Rx</sub> = 4 kTR<sub>x</sub>)





Figure 31. Noise Model

The total equivalent input noise density (eni) is calculated by using the following equation:

$$\mathbf{e}_{ni} = \sqrt{\left(\mathbf{e}_{n}\right)^{2} + \left(\mathsf{IN+} \times \mathsf{R}_{S}\right)^{2} + \left(\mathsf{IN-} \times \left(\mathsf{R}_{F} \parallel \; \mathsf{R}_{G}\right)\right)^{2} + 4 \; \mathsf{kTR}_{S} + 4 \; \mathsf{kT} \left(\mathsf{R}_{F} \parallel \; \mathsf{R}_{G}\right)}$$

where:

k = Boltzmann's constant =  $1.380658 \times 10^{-23}$ 

T = Temperature in degrees Kelvin (273 + °C)

 $R_F \parallel R_G = Parallel resistance of R_F and R_G$ 

To get the equivalent output noise of the amplifier, just multiply the equivalent input noise density ( $e_{ni}$ ) by the overall amplifier gain ( $A_V$ ).

$$e_{no} = e_{ni} A_{V} = e_{ni} \left( 1 + \frac{R_{F}}{R_{G}} \right)$$
 (noninverting case)

As the previous equations show, to keep noise at a minimum, small value resistors should be used. As the closed-loop gain is increased (by reducing  $R_{\rm G}$ ), the input noise is reduced considerably because of the parallel resistance term. This leads to the general conclusion that the most dominant noise sources are the source resistor ( $R_{\rm S}$ ) and the internal amplifier noise voltage ( $e_{\rm n}$ ). Because noise is summed in a root-mean-squares method, noise sources smaller than 25% of the largest noise source can be effectively ignored. This can greatly simplify the formula and make noise calculations much easier to calculate.

For more information on noise analysis, see the *Noise Analysis in Operational Amplifier Circuits* application report (SLVA043).

This brings up another noise measurement usually preferred in RF applications, the noise figure (NF). Noise figure is a measure of noise degradation caused by the amplifier. The value of the source resistance must be defined and is typically  $50 \Omega$  in RF applications.

$$NF = 10log \left[ \frac{e_{ni}^2}{\left(e_{Rs}\right)^2} \right]$$



Because the dominant noise components are generally the source resistance and the internal amplifier noise voltage, we can approximate noise figure as:

$$NF = 10log \left[ 1 + \frac{\left( \left( e_n \right)^2 + \left( IN + \times R_S \right)^2 \right)}{4 kTR_S} \right]$$

Figure 32 shows the noise figure graph for the THS402x.



Figure 32. Noise Figure vs Source Resistance

#### **Driving a Capacitive Load**

Driving capacitive loads with high-performance amplifiers is not a problem as long as certain precautions are taken. The first is to realize that the THS402x has been internally compensated to maximize its bandwidth and slew-rate performance. When the amplifier is compensated in this manner, capacitive loading directly on the output decreases the device phase margin, leading to high-frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series with the output of the amplifier, as shown in Figure 33. A minimum value of 20  $\Omega$  should work well for most applications. For example, in 75- $\Omega$  transmission systems, setting the series resistor value to 75  $\Omega$  both isolates any capacitance loading and provides the proper line impedance matching at the source end.



Figure 33. Driving a Capacitive Load

## **Offset Nulling**

The THS402x has very low input offset voltage for a high-speed amplifier. However, if additional correction is required, an offset nulling function has been provided on the THS4021. The input offset can be adjusted by placing a potentiometer between terminals 1 and 8 of the device and tying the wiper to the negative supply. This is shown in Figure 34.



Figure 34. Offset Nulling Schematic



### **Offset Voltage**

The output offset voltage  $(V_{OO})$  is the sum of the input offset voltage  $(V_{IO})$  and both input bias currents  $(I_{IB})$  times the corresponding gains. The schematic and formula of Figure 35 can be used to calculate the output offset voltage.



Figure 35. Output Offset Voltage Model

### **General Configurations**

When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to accomplish this is to place an RC filter at the noninverting terminal of the amplifier (see Figure 36).



Figure 36. Single-Pole Low-Pass Filter



#### **Circuit Layout Considerations**

To achieve the levels of high-frequency performance of the THS402x, follow proper printed-circuit board high-frequency design techniques. A general set of guidelines is given as follows. In addition, a THS402x evaluation board is available to use as a guide for layout or for evaluating the device performance.

- Ground planes—It is highly recommended that a ground plane be used on the board to provide all components with a low-inducance ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance.
- Proper power-supply decoupling—Use a 6.8-μF tantalum capacitor in parallel with a 0.1-μF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-μF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-μF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inch (2.54 mm) between the device power terminals and the ceramic capacitors.
- Sockets—Sockets are not recommended for high-speed operational amplifiers. The additional lead inductance in the socket pins often produces stability problems. Surface-mount packages soldered directly to the PCB is the best implementation.
- Short trace runs/compact part placements—Optimum high-frequency performance is achieved when stray
  series inductance has been minimized. To realize this, the circuit layout should be made as compact as
  possible, thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting
  input of the amplifier. Its length should be kept as short as possible. This helps to minimize stray capacitance
  at the input of the amplifier.
- Surface-mount passive components—Using surface-mount passive components is recommended for high-frequency amplifier circuits for several reasons. First, because of the extremely low lead inductance of surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small size of surface-mount components naturally leads to a more compact layout, thereby minimizing both stray inductance and capacitance. If leaded components are used, it is recommended that the lead lengths be kept as short as possible.



#### **General Thermal Pad Design Considerations**

The THS402x is available packaged in a thermally-enhanced DGN package, which is a member of the PowerPAD family of packages. This package is constructed using a downset leadframe upon which the die is mounted [see Figure 37(a) and Figure 37(b)]. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package [see Figure 37(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad.

The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device.

The PowerPAD package represents a design breakthrough, combining the small area and ease of the surface mount assembly method to eliminate the previously difficult mechanical methods of heatsinking.



NOTE: The thermal pad is electrically isolated from all terminals in the package.

Figure 37. Views of Thermally Enhanced DGN Package

Although there are many ways to heatsink this device properly, the following steps illustrate the recommended approach.



Figure 38. Thermal Pad PCB Etch and Via Pattern

- 1. Prepare the PCB with a top side etch pattern as shown in Figure 38. There should be etch for the leads as well as etch for the thermal pad.
- 2. Place five holes in the area of the thermal pad. These holes should be 13 mils (0.33 mm) in diameter. Keep them small so that solder wicking through the holes is not a problem during reflow.
- 3. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. These vias help dissipate the heat generated by the THS402xDGN IC. These additional vias may be larger than the 13-mil (0.33-mm) diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered, so wicking is not a problem.
- 4. Connect all holes to the internal ground plane.
- 5. When connecting these holes to the ground plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the THS402xDGN package should connect to the internal ground plane with a complete connection around the entire circumference of the plated-through hole.
- 6. The top-side solder mask should leave the terminals of the package and the thermal pad area with its five holes exposed. The bottom-side solder mask should cover the five holes of the thermal pad area. This prevents solder from being pulled away from the thermal pad area during the reflow process.



- 7. Apply solder paste to the exposed thermal pad area and all of the IC terminals.
- 8. With these preparatory steps in place, the THS402xDGN IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed.

The actual thermal performance achieved with the THS402xDGN in its PowerPAD package depends on the application. In the example above, if the size of the internal ground plane is approximately 3 inches  $\times$  3 inches (7.62 cm  $\times$  7.62 cm), then the expected thermal coefficient,  $\theta_{JA}$ , is about 58.4°C/W. For comparison, the non-PowerPAD version of the THS402x IC (SOIC) is shown. For a given  $\theta_{JA}$ , the maximum power dissipation is shown in Figure 39 and is calculated by the following formula:

$$P_{D} = \left(\frac{T_{MAX}^{-T}A}{\theta_{JA}}\right)$$

where:

 $P_D$  = Maximum power dissipation of THS402x IC (watts)

 $T_{MAX}$  = Absolute maximum junction temperature (150°C)

 $T_A$  = Free-ambient air temperature (°C)

 $\theta_{JA} = \theta_{JC} + \theta_{CA}$ 

 $\theta_{JC}$  = Thermal coefficient from junction to case

 $\theta_{CA}$  = Thermal coefficient from case to ambient air (°C/W)

### MAXIMUM POWER DISSIPATION



NOTE: Results are with no air flow and PCB size = 3 in.  $\times$  3 in. (7.62 cm  $\times$  7.62 cm).

Figure 39. Maximum Power Dissipation vs Free-Air Temperature

More-complete details of the thermal pad installation process and thermal management techniques can be found in the *PowerPAD Thermally Enhanced Package* application report (SLMA002).



The next consideration is the package constraints. The two sources of heat within an amplifier are quiescent power and output power. The designer should never forget about the quiescent heat generated within the device, especially with multiamplifier devices. Because these devices have linear output stages (Class A-B), most of the heat dissipation is at low output voltages with high output currents. Figure 40 through Figure 43 show this effect, along with the quiescent heat, with an ambient air temperature of 50°C. Obviously, as the ambient temperature increases, the limit lines shown drop accordingly. The area under each respective limit line is considered the safe operating area. Any condition above this line exceeds the amplifier limits and failure may result. When using V<sub>CC</sub> =  $\pm 5$  V, there is generally not a heat problem, even with SOIC packages. But, when using  $V_{CC} = \pm 15$  V, the SOIC package is severely limited in the amount of heat it can dissipate. The other key factor when looking at these graphs is how the devices are mounted on the PCB. The PowerPAD devices are extremely useful for heat dissipation. But the device should always be soldered to a copper plane to use fully the heat dissipation properties of the thermal pad. The SOIC package, on the other hand, is highly dependent on how it is mounted on the PCB. As more trace and copper area is placed around the device,  $\theta_{JA}$  decreases and the heat dissipation capability increases. The currents and voltages shown in these graphs are for the total package. For the dual-amplifier package (THS4022), the sum of the RMS output currents and voltages should be used to choose the proper package. The graphs shown assume that both amplifier outputs are identical.





|Vo| - RMS Output Voltage - V

Figure 41.

**MAXIMUM RMS OUTPUT CURRENT** 

G031







Figure 42.

# THS4022 MAXIMUM RMS OUTPUT CURRENT VS RMS OUTPUT VOLTAGE DUE TO THERMAL LIMITS



Figure 43.



#### **Evaluation Board**

Evaluation boards are available for the THS4021 (literature number SLOP129) and THS4022 (literature number SLOP231). These boards have been configured for very low parasitic capacitance in order to realize the full performance of the amplifier. A schematic of the THS4021 evaluation board is shown in Figure 44. The circuitry has been designed so that the amplifier may be used in either an inverting or noninverting configuration. For more information, see the THS4021 High-Speed Operational Amplifier Evaluation Module user's guide (SLOU063) or the THS4022 Dual High-Speed Operational Amplifier Evaluation Module user's guide (SLOU064). To order the evaluation board, contact your local TI sales office or distributor or visit the Texas Instruments Web site at www.ti.com.



Figure 44. THS4021 Evaluation Board





19-Jan-2016

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type      | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Sample  |
|------------------|--------|-------------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| THS4021CD        | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | 4021C                   | Sample  |
| THS4021CDG4      | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | 4021C                   | Sample  |
| THS4021CDGN      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ACK                     | Sample  |
| THS4021CDGNG4    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ACK                     | Sample  |
| THS4021CDGNR     | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ACK                     | Sample  |
| THS4021ID        | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | 40211                   | Samples |
| THS4021IDG4      | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | 40211                   | Samples |
| THS4021IDGN      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | ACL                     | Samples |
| THS4021IDGNR     | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | ACL                     | Samples |
| THS4021IDR       | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | 40211                   | Samples |
| THS4022CD        | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | 4022C                   | Samples |
| THS4022CDGN      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ACA                     | Samples |
| THS4022CDGNG4    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ACA                     | Samples |
| THS4022CDGNR     | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ACA                     | Samples |
| THS4022ID        | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | 40221                   | Sample  |
| THS4022IDG4      | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | 40221                   | Samples |
| THS4022IDGN      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI  | Level-1-260C-UNLIM | -40 to 85    | ACB                     | Samples |



## PACKAGE OPTION ADDENDUM

19-Jan-2016

| Orderable Device | Status | Package Type      | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish    | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|-------------------|---------|------|---------|----------------------------|---------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |                   | Drawing |      | Qty     | (2)                        | (6)                 | (3)                |              | (4/5)          |         |
| THS4022IDGNR     | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI | Level-1-260C-UNLIM | -40 to 85    | ACB            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

— Reel Width (WT)

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| THS4021CDGNR | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4021IDGNR | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4021IDR   | SOIC                  | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| THS4022CDGNR | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4022IDGNR | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 3-Aug-2017



\*All dimensions are nominal

| 7 til allifici isloris arc nominal |               |                 |      |      |             |            |             |
|------------------------------------|---------------|-----------------|------|------|-------------|------------|-------------|
| Device                             | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| THS4021CDGNR                       | MSOP-PowerPAD | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| THS4021IDGNR                       | MSOP-PowerPAD | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| THS4021IDR                         | SOIC          | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| THS4022CDGNR                       | MSOP-PowerPAD | DGN             | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| THS4022IDGNR                       | MSOP-PowerPAD | DGN             | 8    | 2500 | 367.0       | 367.0      | 38.0        |

## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DGN (S-PDSO-G8)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-187 variation AA-T

#### PowerPAD is a trademark of Texas Instruments.



# DGN (S-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD  $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206323-2/1 12/11

NOTE: All linear dimensions are in millimeters



# DGN (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.