### SN74LV244AT OCTAL BUFFER/DRIVER WITH 3-STATE OUTPUTS

#### **FEATURES**

- Inputs Are TTL-Voltage Compatible
- 4.5-V to 5.5-V V<sub>CC</sub> Operation
- Typical  $t_{nd} = 5.4 \text{ ns at 5 V}$
- Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at  $V_{CC} = 5 \text{ V}, T_{\Delta} = 25^{\circ}\text{C}$
- Typical  $V_{OHV}$  (Output  $V_{OH}$  Undershoot) >2.3 V at  $V_{CC}$  = 5 V,  $T_A$  = 25°C
- **Supports Mixed-Mode Voltage Operation on All Ports**

I<sub>off</sub> Supports Partial-Power-Down Mode Operation

- Latch-Up Performance Exceeds 250 mA Per **JESD 17**
- **ESD Protection Exceeds JESD 22** 
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)





#### DESCRIPTION/ORDERING INFORMATION

This octal buffer/driver is designed specifically to improve both the performance and density of 3-state memory-address drivers, clock drivers, and bus-oriented receivers and transmitters.

The SN74LV244AT is organized as two 4-bit buffers/line drivers with separate output-enable (OE) inputs. When  $\overline{OE}$  is low, the device passes data from the A inputs to the Y outputs. When  $\overline{OE}$  is high, the outputs are in the high-impedance state.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|--------------|-----------------------|------------------|
|                | QFN – RGY              | Reel of 1000 | SN74LV244ATRGYR       | VV244            |
|                | SOIC - DW              | Tube of 25   | SN74LV244ATDW         | LV244AT          |
|                | 301C - DVV             | Reel of 2000 | SN74LV244ATDWR        | LV244AT          |
|                | SOP - NS               | Reel of 2000 | SN74LV244ATNSR        | 74LV244AT        |
| –40°C to 85°C  | SSOP - DB              | Reel of 2000 | SN74LV244ATDBR        | LV244AT          |
|                |                        | Tube of 70   | SN74LV244ATPW         |                  |
|                | TSSOP - PW             | Reel of 2000 | SN74LV244ATPWR        | LV244AT          |
|                |                        | Reel of 250  | SN74LV244ATPWT        |                  |
|                | TVSOP - DGV            | Reel of 2000 | SN74LV244ATDGVR       | LV244AT          |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SCES572C-JUNE 2004-REVISED AUGUST 2005



## **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  shall be tied to  $V_{\text{CC}}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using  $I_{\text{off}}$ . The  $I_{\text{off}}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

# FUNCTION TABLE (EACH 4-BIT BUFFER/DRIVER)

| INPL | JTS | OUTPUT |  |  |  |  |
|------|-----|--------|--|--|--|--|
| ŌĒ   | Α   | Y      |  |  |  |  |
| L    | Н   | Н      |  |  |  |  |
| L    | L   | L      |  |  |  |  |
| Н    | X   | Z      |  |  |  |  |

#### **LOGIC DIAGRAM (POSITIVE LOGIC)**







## SN74LV244AT OCTAL BUFFER/DRIVER WITH 3-STATE OUTPUTS

## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                                                              | MIN  | MAX         | UNIT |  |
|------------------|---------------------------------------------------|--------------------------------------------------------------|------|-------------|------|--|
| $V_{CC}$         | Supply voltage range                              |                                                              | -0.5 | 7           | V    |  |
| VI               | Input voltage range <sup>(2)</sup>                |                                                              | -0.5 | 7           | V    |  |
| Vo               | Voltage range applied to any output in the        | high-impedance or power-off state <sup>(2)</sup>             | -0.5 | 7           | V    |  |
| Vo               | Output voltage range applied in the high o        | Output voltage range applied in the high or low state (2)(3) |      |             |      |  |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>1</sub> < 0                                           |      | -20         | mA   |  |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>O</sub> < 0                                           |      | <b>-</b> 50 | mA   |  |
| Io               | Continuous output current                         | $V_O = 0$ to $V_{CC}$                                        |      | ±35         | mA   |  |
|                  | Continuous current through V <sub>CC</sub> or GND |                                                              |      | ±70         | mA   |  |
|                  |                                                   | DB package (4)                                               |      | 70          |      |  |
|                  |                                                   | DGV package <sup>(4)</sup>                                   |      | 92          |      |  |
|                  | Deal and the good from a day of                   | DW package <sup>(4)</sup>                                    |      | 58          | 0000 |  |
| $\theta_{JA}$    | Package thermal impedance                         | NS package <sup>(4)</sup>                                    |      | 60          | °C/W |  |
|                  |                                                   | PW package <sup>(4)</sup>                                    |      | 83          |      |  |
|                  |                                                   | RGY package <sup>(5)</sup>                                   |      | 37          |      |  |
| T <sub>stg</sub> | Storage temperature range                         |                                                              | -65  | 150         | °C   |  |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) This value is limited to 5.5 V maximum.
- (4) The package thermal impedance is calculated in accordance with JESD 51-7
- (5) The package thermal impedance is calculated in accordance with JESD 51-5.

## Recommended Operating Conditions<sup>(1)</sup>

|                 |                                    |                                  | MIN | MAX      | UNIT |
|-----------------|------------------------------------|----------------------------------|-----|----------|------|
| V <sub>CC</sub> | Supply voltage                     |                                  | 4.5 | 5.5      | V    |
| $V_{IH}$        | High-level input voltage           | V <sub>CC</sub> = 4.5 V to 5.5 V | 2   |          | V    |
| V <sub>IL</sub> | Low-level input voltage            | V <sub>CC</sub> = 4.5 V to 5.5 V |     | 0.8      | V    |
| VI              | Input voltage                      |                                  | 0   | 5.5      | V    |
| .,              | Outrot valta as                    | High or low state                | 0   | $V_{CC}$ | V    |
| Vo              | Output voltage                     | 3-state                          | 0   | 5.5      | V    |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 4.5 V to 5.5 V |     | -16      | mA   |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 4.5 V to 5.5 V |     | 16       | mA   |
| Δt/Δν           | Input transition rise or fall rate | V <sub>CC</sub> = 4.5 V to 5.5 V |     | 20       | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     |                                  | -40 | 85       | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



#### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER             | TEST CONDITIONS                                            | V <sub>CC</sub> | T,  | λ = 25°C | ;     | T <sub>A</sub> = - |      | UNIT |
|-----------------------|------------------------------------------------------------|-----------------|-----|----------|-------|--------------------|------|------|
|                       |                                                            |                 | MIN | TYP      | MAX   | MIN                | MAX  |      |
| V                     | $I_{OH} = -50 \mu A$                                       | 4.5 V           | 4.4 | 4.5      |       | 4.4                |      | V    |
| V <sub>OH</sub>       | $I_{OH} = -16 \text{ mA}$                                  | 4.5 V           | 3.8 |          |       | 3.8                |      | V    |
| V                     | $I_{OL} = 50 \mu A$                                        | 4.5 V           |     | 0        | 0.1   |                    | 0.1  | V    |
| V <sub>OL</sub>       | $I_{OL} = 16 \text{ mA}$                                   | 4.5 V           |     |          | 0.55  |                    | 0.55 | V    |
| I <sub>I</sub>        | $V_I = 5.5 \text{ V or GND}$                               | 0 to 5.5 V      |     |          | ±0.1  |                    | ±1   | μΑ   |
| I <sub>OZ</sub>       | $V_O = V_{CC}$ or GND                                      | 5.5 V           |     |          | ±0.25 |                    | ±2.5 | μΑ   |
| I <sub>cc</sub>       | $V_I = V_{CC}$ or GND, $I_O = 0$                           | 5.5 V           |     |          | 2     |                    | 20   | μΑ   |
| $\Delta I_{CC}^{(1)}$ | One input at 3.4 V, Other inputs at V <sub>CC</sub> or GND | 5.5 V           |     |          | 1.35  |                    | 1.5  | mA   |
| I <sub>off</sub>      | $V_I$ or $V_O = 0$ to 5.5 V                                | 0               |     |          | 0.5   |                    | 5    | μΑ   |
| C <sub>i</sub>        | $V_I = V_{CC}$ or GND                                      |                 |     | 4.5      |       |                    |      | pF   |

<sup>(1)</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>.

#### **Switching Characteristics**

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V  $\pm$  0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER          | FROM    | то       | LOAD                    | T,  | <sub>λ</sub> = 25°C | 2    | MIN    | MAX | UNIT |
|--------------------|---------|----------|-------------------------|-----|---------------------|------|--------|-----|------|
| PARAMETER          | (INPUT) | (OUTPUT) | CAPACITANCE             | MIN | TYP                 | MAX  | IVIIIV | WAX | UNIT |
| t <sub>PLH</sub>   | A or B  | B or A   | C - 15 pE               | 2.6 | 5/4                 | 7.4  | 1      | 8.5 | ns   |
| t <sub>PHL</sub>   | AUID    | D OI A   | C <sub>L</sub> = 15 pF  | 2.4 | 5.4                 | 7.4  | 1      | 8.5 | 115  |
| t <sub>PZH</sub>   | ŌĒ      | A or B   | C - 15 pE               | 2.2 | 7.7                 | 10.4 | 1      | 12  | ns   |
| t <sub>PZL</sub>   | OE      | A OF B   | $C_L = 15 pF$           | 2.7 | 7.7                 | 10.4 | 1      | 12  | 115  |
| t <sub>PHZ</sub>   | ŌĒ      | A or B   | C <sub>L</sub> = 15 pF  | 2.2 | 3.9                 | 7.7  | 1      | 8   |      |
| t <sub>PLZ</sub>   | OE      | AOIB     | ο[ = 15 μι              | 2.5 | 3.9                 | 7.7  | 1      | 8   | ns   |
| t <sub>PLH</sub>   | A or B  | B or A   | C <sub>L</sub> = 50 pF  | 4   | 5.9                 | 8.9  | 1      | 9.5 | ns   |
| t <sub>PHL</sub>   | AUID    |          |                         | 4.7 | 5.9                 | 8.9  | 1      | 9.5 | 115  |
| t <sub>PZH</sub>   | ŌĒ      | A or B   | C <sub>L</sub> = 50 pF  | 3.9 | 8.2                 | 11.4 | 1      | 13  |      |
| t <sub>PZL</sub>   | OE      | AOIB     | C <sub>L</sub> = 50 pr  | 4.9 | 8.2                 | 11.4 | 1      | 13  | ns   |
| t <sub>PHZ</sub>   | ŌĒ      | A or B   | C <sub>L</sub> = 50 pF  | 3.3 | 8.8                 | 11.4 | 1      | 13  |      |
| t <sub>PLZ</sub>   | UE      | AUID     | C <sub>L</sub> = 50 pr  | 3.2 | 8.8                 | 11.4 | 1      | 13  | ns   |
| t <sub>sk(o)</sub> |         |          | $C_{L} = 50 \text{ pF}$ |     |                     | 1    |        | 1   | ns   |

## Noise Characteristics<sup>(1)</sup>

 $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}$ 

|                    | PARAMETER                                     | Т   | UNIT |     |      |
|--------------------|-----------------------------------------------|-----|------|-----|------|
|                    | PARAMETER                                     | MIN | TYP  | MAX | ONIT |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |     | 0.8  | 1   | V    |
| $V_{OL(V)}$        | Quiet output, minimum dynamic V <sub>OL</sub> |     | -0.8 | -1  | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |     | 4    |     | V    |
| $V_{IH(D)}$        | High-level dynamic input voltage              | 2   |      |     | V    |
| $V_{IL(D)}$        | Low-level dynamic input voltage               |     |      | 0.8 | V    |

<sup>(1)</sup> Characteristics are for surface-mount packages only.





SCES572C-JUNE 2004-REVISED AUGUST 2005

## **Operating Characteristics**

 $V_{CC} = 5 \text{ V}, T_{A} = 25^{\circ}\text{C}$ 

|          | PARAMETER                     |                 | TEST CO                | TYP        | UNIT |    |
|----------|-------------------------------|-----------------|------------------------|------------|------|----|
| $C_{pd}$ | Power dissipation capacitance | Outputs enabled | $C_L = 50 \text{ pF},$ | f = 10 MHz | 8    | pF |



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  3 ns.  $t_f \leq$  3 ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G.  $t_{PHL}$  and  $t_{PLH}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuits and Voltage Waveforms





24-Aug-2014

#### **PACKAGING INFORMATION**

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| SN74LV244ATDWR    | ACTIVE     | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | (6)<br>CU NIPDAU | Level-1-260C-UNLIM  | -40 to 85    | LV244AT              | Samples |
| SN74LV244ATNSR    | ACTIVE     | so           | NS                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 74LV244AT            | Samples |
| SN74LV244ATPW     | ACTIVE     | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | LV244AT              | Samples |
| SN74LV244ATPWR    | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | LV244AT              | Samples |
| SN74LV244ATRGYR   | ACTIVE     | VQFN         | RGY                | 20   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | VV244                | Samples |
| SN74LV244ATRGYRG4 | ACTIVE     | VQFN         | RGY                | 20   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | VV244                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



### **PACKAGE OPTION ADDENDUM**

24-Aug-2014

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 6-May-2017

#### TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | _     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV244ATDWR  | SOIC  | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LV244ATNSR  | SO    | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74LV244ATPWR  | TSSOP | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74LV244ATRGYR | VQFN  | RGY                | 20 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 6-May-2017



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV244ATDWR  | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LV244ATNSR  | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LV244ATPWR  | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LV244ATRGYR | VQFN         | RGY             | 20   | 3000 | 367.0       | 367.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



## RGY (R-PVQFN-N20)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-4/P 03/14

NOTE: All linear dimensions are in millimeters



## RGY (R-PVQFN-N20)

## PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

## 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



PW (R-PDSO-G20)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.