

### Is Now Part of



## ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



## NDP6060L / NDB6060L N-Channel Logic Level Enhancement Mode Field Effect Transistor

#### **General Description**

These logic level N-Channel enhancement mode power field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process has been especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulses in the avalanche and commutation modes. These devices are particularly suited for low voltage applications such as automotive, DC/DC converters, PWM motor controls, and other battery powered circuits where fast switching, low in-line power loss, and resistance to transients are needed.

#### **Features**

- $\blacksquare \quad \text{48A, 60V. } \mathsf{R}_{\mathsf{DS}(\mathsf{ON})} = 0.025\Omega \, \ @ \, \, \mathsf{V}_{\mathsf{GS}} = \mathsf{5V}.$
- Low drive requirements allowing operation directly from logic drivers. V<sub>GS(TH)</sub> < 2.0V.</li>
- Critical DC electrical parameters specified at elevated temperature.
- Rugged internal source-drain diode can eliminate the need for an external Zener diode transient suppressor.
- 175°C maximum junction temperature rating.
- High density cell design for extremely low R<sub>DS(ON)</sub>.
- TO-220 and TO-263 (D<sup>2</sup>PAK) package for both through hole and surface mount applications.







### Absolute Maximum Ratings

T<sub>C</sub> = 25°C unless otherwise noted

| Symbol            | Parameter                                                                     | NDP6060L   | NDB6060L | Units |  |  |
|-------------------|-------------------------------------------------------------------------------|------------|----------|-------|--|--|
| V <sub>DSS</sub>  | Drain-Source Voltage                                                          | 60         | V        |       |  |  |
| $V_{DGR}$         | Drain-Gate Voltage ( $R_{GS} \le 1 M\Omega$ )                                 | 60         | V        |       |  |  |
| $V_{GSS}$         | Gate-Source Voltage - Continuous                                              | ±16        |          |       |  |  |
|                   | - Nonrepetitive (t <sub>P</sub> < 50 μs)                                      | ±25        |          |       |  |  |
| l <sub>D</sub>    | Drain Current - Continuous                                                    | 48         |          |       |  |  |
|                   | - Pulsed                                                                      | 144        |          |       |  |  |
| $P_{D}$           | Total Power Dissipation @ T <sub>C</sub> = 25°C                               | 100        |          |       |  |  |
|                   | Derate above 25°C                                                             | 0.67       | W/°C     |       |  |  |
| $T_J$ , $T_{STG}$ | Operating and Storage Temperature                                             | -65 to 175 | °C       |       |  |  |
| T <sub>L</sub>    | Maximum lead temperature for soldering purposes, 1/8" from case for 5 seconds | 275        |          | °C    |  |  |

| Symbol              | Parameter                                  | Conditions                                                       | Min                                           | Тур  | Max  | Units |    |
|---------------------|--------------------------------------------|------------------------------------------------------------------|-----------------------------------------------|------|------|-------|----|
| DRAIN-S             | OURCE AVALANCHE RATINGS (Note 1)           |                                                                  |                                               | •    |      |       |    |
| W <sub>DSS</sub>    | Single Pulse Drain-Source Avalanche Energy | $V_{DD} = 25 \text{ V}, I_{D} = 48 \text{ A}$                    |                                               |      | 200  | mJ    |    |
| I <sub>AR</sub>     | Maximum Drain-Source Avalanche Cur         | rent                                                             |                                               |      |      | 48    | Α  |
| OFF CHA             | ARACTERISTICS                              |                                                                  |                                               |      |      |       |    |
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage             | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$                  | 60                                            |      |      | V     |    |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current            | $V_{DS} = 60 \text{ V}, V_{GS} = 0 \text{ V}$                    |                                               |      |      | 250   | μΑ |
|                     |                                            |                                                                  | T <sub>J</sub> = 125°C                        |      |      | 1     | mA |
| I <sub>GSSF</sub>   | Gate - Body Leakage, Forward               | $V_{GS} = 16 \text{ V}, V_{DS} = 0 \text{ V}$                    | ·                                             |      |      | 100   | nA |
| I <sub>GSSR</sub>   | Gate - Body Leakage, Reverse               | $V_{GS} = -16 \text{ V}, V_{DS} = 0 \text{ V}$                   |                                               |      |      | -100  | nA |
| ON CHAP             | RACTERISTICS (Note 1)                      |                                                                  |                                               | •    |      |       |    |
| V <sub>GS(th)</sub> | Gate Threshold Voltage                     | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$                       |                                               | 1    |      | 2     | V  |
|                     |                                            |                                                                  | T <sub>J</sub> = 125°C                        | 0.65 |      | 1.5   |    |
| R <sub>DS(ON)</sub> | Static Drain-Source On-Resistance          | $V_{GS} = 5 \text{ V}, I_{D} = 24 \text{ A}$                     | <u>.</u>                                      |      |      | 0.025 | Ω  |
|                     |                                            |                                                                  | T <sub>J</sub> = 125°C                        |      |      | 0.04  |    |
|                     |                                            | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 24 A                    | ·                                             |      |      | 0.02  |    |
| I <sub>D(on)</sub>  | On-State Drain Current                     | $V_{GS} = 5 \text{ V}, V_{DS} = 10 \text{ V}$                    | $V_{GS} = 5 \text{ V}, V_{DS} = 10 \text{ V}$ |      |      |       | Α  |
| g <sub>FS</sub>     | Forward Transconductance                   | $V_{DS} = 10 \text{ V}, I_{D} = 24 \text{ A}$                    |                                               | 10   |      |       | S  |
| DYNAMIC             | CCHARACTERISTICS                           |                                                                  |                                               |      |      |       |    |
| C <sub>iss</sub>    | Input Capacitance                          | $V_{DS} = 25 \text{ V}, \ V_{GS} = 0 \text{ V}, $<br>f = 1.0 MHz |                                               |      | 1630 | 2000  | pF |
| C <sub>oss</sub>    | Output Capacitance                         | f = 1.0 MHz                                                      |                                               |      | 460  | 800   | pF |
| C <sub>rss</sub>    | Reverse Transfer Capacitance               | -                                                                |                                               |      | 150  | 400   | pF |
| SWITCHI             | NG CHARACTERISTICS (Note 1)                |                                                                  |                                               | ı    |      |       |    |
| t <sub>D(on)</sub>  | Turn - On Delay Time                       | $V_{DD} = 30 \text{ V}, I_{D} = 48 \text{ A},$                   |                                               |      | 15   | 30    | nS |
| ţ,                  | Turn - On Rise Time                        | $V_{GS} = 5 \text{ V}, R_{GEN} = 15 \Omega,$                     |                                               | 320  | 500  | nS    |    |
| t <sub>D(off)</sub> | Turn - Off Delay Time                      | $R_{GS} = 15 \Omega$                                             |                                               | 49   | 100  | nS    |    |
| t <sub>f</sub>      | Turn - Off Fall Time                       | 1                                                                |                                               |      | 161  | 300   | nS |
| Q <sub>g</sub>      | Total Gate Charge                          | $V_{DS} = 48 \text{ V},$                                         |                                               |      | 36   | 60    | nC |
| $Q_{gs}$            | Gate-Source Charge                         | $I_D = 48 \text{ A}, V_{GS} = 5 \text{ V}$                       |                                               |      | 8.2  |       | nC |
| $Q_{gd}$            | Gate-Drain Charge                          |                                                                  |                                               |      | 21   |       | nC |

| Symbol           | Parameter                              | Conditions                                            |                        | Min  | Тур  | Max | Units |
|------------------|----------------------------------------|-------------------------------------------------------|------------------------|------|------|-----|-------|
| DRAIN-S          | OURCE DIODE CHARACTERISTICS            |                                                       |                        |      |      |     |       |
| l <sub>s</sub>   | Maximum Continuos Drain-Source Diode   |                                                       |                        |      | 48   | Α   |       |
| I <sub>SM</sub>  | Maximum Pulsed Drain-Source Diode Fo   |                                                       |                        |      | 144  | Α   |       |
| V <sub>SD</sub>  | Drain-Source Diode Forward Voltage     | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 24 A (Note 1) |                        |      |      | 1.3 | V     |
|                  |                                        |                                                       | T <sub>J</sub> = 125°C |      |      | 1.2 |       |
| t <sub>rr</sub>  | Reverse Recovery Time                  | $V_{GS} = 0 \text{ V}, I_F = 48 \text{ A},$           |                        | 35   | 75   | 140 | ns    |
| I <sub>rr</sub>  | Reverse Recovery Current               | $dI_{F}/dt = 100 \text{ A/}\mu\text{s}$               |                        | 2    | 3.6  | 8   | Α     |
| THERMA           | L CHARACTERISTICS                      | <u> </u>                                              |                        | •    |      |     | •     |
| R <sub>øJC</sub> | Thermal Resistance, Junction-to-Case   |                                                       |                        | 1.5  | °C/W |     |       |
| R <sub>eJA</sub> | Thermal Resistance, Junction-to-Ambier |                                                       |                        | 62.5 | °C/W |     |       |

Note: 1. Pulse Test: Pulse Width ≤ 300 µs, Duty Cycle ≤ 2.0%.

### **Typical Electrical Characteristics**



Figure 1. On-Region Characteristics.



Figure 2. On-Resistance Variation with Gate Voltage and Drain Current.



Figure 3. On-Resistance Variation with Temperature.



Figure 4. On-Resistance Variation with Drain Current and Temperature.



Figure 5. Transfer Characteristics.



Figure 6. Gate Threshold Variation with Temperature.

### **Typical Electrical Characteristics (continued)**



Figure 7. Breakdown Voltage Variation with Temperature.



Figure 8. Body Diode Forward Voltage
Variation with Current and Temperature.



Figure 9. Capacitance Characteristics.



Figure 10. Gate Charge Characteristics.



Figure 11. Switching Test Circuit.



Figure 12. Switching Waveforms.

### **Typical Electrical Characteristics (continued)**





Figure 13. Transconductance Variation with Drain Current. and Temperature

Figure 14. Maximum Safe Operating. Area



Figure 15. Transient Thermal Response Curve.



## TO-220 Tape and Reel Data and Package Dimensions, continued

## TO-220 (FS PKG Code 37)





Scale 1:1 on letter size paper
Dimensions shown below are in:
inches [millimeters]

Part Weight per unit (gram): 1.4378





## TO-263AB/D<sup>2</sup>PAK Tape and Reel Data and Package Dimensions, continued

## TO-263AB/D<sup>2</sup>PAK Embossed Carrier Tape



## User Direction of Feed

| Dimensions are in millimeter             |                  |                  |                |                 |                 |                 |              |                  |                |               |                 |                   |                |                 |
|------------------------------------------|------------------|------------------|----------------|-----------------|-----------------|-----------------|--------------|------------------|----------------|---------------|-----------------|-------------------|----------------|-----------------|
| Pkg type                                 | Α0               | В0               | w              | D0              | D1              | E1              | E2           | F                | P1             | P0            | K0              | Т                 | Wc             | Тс              |
| TO263AB/<br>D <sup>2</sup> PAK<br>(24mm) | 10.60<br>+/-0.10 | 15.80<br>+/-0.10 | 24.0<br>+/-0.3 | 1.55<br>+/-0.05 | 1.60<br>+/-0.10 | 1.75<br>+/-0.10 | 22.25<br>min | 11.50<br>+/-0.10 | 16.0<br>+/-0.1 | 4.0<br>+/-0.1 | 4.90<br>+/-0.10 | 0.450<br>+/-0.150 | 21.0<br>+/-0.3 | 0.06<br>+/-0.02 |

Notes: A0, B0, and K0 dimensions are determined with respect to the EIA/Jedec RS-481 rotational and lateral movement requirements (see sketches A, B, and C).



Sketch A (Side or Front Sectional View)

Component Rotation



Sketch B (Top View)
Component Rotation



Sketch C (Top View)
Component lateral movement

## **TO-263AB/D<sup>2</sup>PAK Reel Configuration:** Figure 4.0



13" Diameter Option



W2 max Measured at Hub

| Dimensions are in inches and millimeters |                |              |              |                                   |               |             |                                  |               |                                |
|------------------------------------------|----------------|--------------|--------------|-----------------------------------|---------------|-------------|----------------------------------|---------------|--------------------------------|
| Tape Size                                | Reel<br>Option | Dim A        | Dim B        | Dim C                             | Dim D         | Dim N       | Dim W1                           | Dim W2        | Dim W3 (LSL-USL)               |
| 24mm                                     | 13" Dia        | 13.00<br>330 | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 4.00<br>100 | 0.961 +0.078/-0.000<br>24.4 +2/0 | 1.197<br>30.4 | 0.941 - 0.1.079<br>23.9 - 27.4 |

## TO-263AB/D<sup>2</sup>PAK Tape and Reel Data and Package Dimensions, continued

## TO-263AB/D<sup>2</sup>PAK (FS PKG Code 45)





Scale 1:1 on letter size paper Dimensions shown below are in: inches [millimeters]

Part Weight per unit (gram): 1.4378









- NOTES: UNLESS OTHERWISE SPECIFIED

  A) ALL DIMENSIONS ARE IN MILLIMETERS.
  B) STANDARD LEAD FINISH:
  200 MICROINCHES / 5.08 MICROMETERS MIN.
  LEAD/TIN 15/85 ON OLIN 194 COPPER OR
  EQUIVALENT.
  C) MAXIMUM YERTICAL BURR ON HEATSINK NOT
  TO EXCEED 0.003 INCH / 0.05mm.
  D) NO PACKAGE CHIPS, CRACKS OR SURFACE
  IDENTIFICATION ALLOWED AFTER FORMING.
  E) REFERENCE JEDEC, TO—265, ISSUE C,
  VARIATION AB, DATED 2/92.

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

FACT $^{\text{TM}}$  QFET $^{\text{TM}}$  FACT Quiet Series $^{\text{TM}}$  QS $^{\text{TM}}$ 

 $\begin{array}{lll} \mathsf{FAST}^{\circledast} & \mathsf{Quiet}\,\mathsf{Series^{\mathsf{TM}}} \\ \mathsf{FASTr^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}3} \\ \mathsf{GTO^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}6} \\ \mathsf{HiSeC^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}8} \\ \end{array}$ 

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative